55
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
26-12. SCI Set Interrupt Level Register (SCISETINTLVL) [offset = 14h]
................................................
26-13. SCI Clear Interrupt Level Register (SCICLEARINTLVL) [offset = 18h]
..........................................
26-14. SCI Flags Register (SCIFLR) [offset = 1Ch]
.........................................................................
26-15. SCI Interrupt Vector Offset 0 (SCIINTVECT0) [offset = 20h]
......................................................
26-16. SCI Interrupt Vector Offset 1 (SCIINTVECT1) [offset = 24h]
......................................................
26-17. SCI Format Control Register (SCIFORMAT) [offset = 28h]
.......................................................
26-18. Baud Rate Selection Register (BRS) [offset = 2Ch]
................................................................
26-19. Receiver Emulation Data Buffer (SCIED) [offset = 30h]
...........................................................
26-20. Receiver Data Buffer (SCIRD) [offset = 34h]
........................................................................
26-21. Transmit Data Buffer Register (SCITD) [offset = 38h]
..............................................................
26-22. SCI Pin I/O Control Register 0 (SCIPIO0) [offset = 3Ch]
.........................................................
26-23. SCI Pin I/O Control Register 1 (SCIPIO1) [offset = 40h]
...........................................................
26-24. SCI Pin I/O Control Register 2 (SCIPIO2) [offset = 44h]
..........................................................
26-25. SCI Pin I/O Control Register 3 (SCIPIO3) [offset = 48h]
...........................................................
26-26. SCI Pin I/O Control Register 4 (SCIPIO4) [offset = 4Ch]
.........................................................
26-27. SCI Pin I/O Control Register 5 (SCIPIO5) [offset = 50h]
...........................................................
26-28. SCI Pin I/O Control Register 6 (SCIPIO6) [offset = 54h]
..........................................................
26-29. SCI Pin I/O Control Register 7 (SCIPIO7) [offset = 58h]
...........................................................
26-30. SCI Pin I/O Control Register 8 (SCIPIO8) [offset = 5Ch]
.........................................................
26-31. Input/Output Error Enable Register (IODFTCTRL) [offset = 90h]
.................................................
26-32. GPIO Functionality
......................................................................................................
27-1.
Multiple I2C Modules Connection Diagram
..........................................................................
27-2.
Simple I2C Block Diagram
.............................................................................................
27-3.
Clocking Diagram for the I2C Module
................................................................................
27-4.
Bit Transfer on the I2C Bus
............................................................................................
27-5.
I2C Module START and STOP Conditions
..........................................................................
27-6.
I2C Module Data Transfer
..............................................................................................
27-7.
I2C Module 7-Bit Addressing Format
.................................................................................
27-8.
I2C Module 10-bit Addressing Format
................................................................................
27-9.
I2C Module 7-Bit Addressing Format with Repeated START
.....................................................
27-10. I2C Module in Free Data Format
......................................................................................
27-11. Arbitration Procedure Between Two Master Transmitters
.........................................................
27-12. Synchronization of Two I2C Clock Generators During Arbitration
................................................
27-13. I2C Own Address Manager Register (I2COAR) [offset = 00h]
....................................................
27-14. I2C Interrupt Mask Register (I2CIMR) [offset = 04h]
...............................................................
27-15. I2C Status Register (I2CSR) [offset = 08h]
..........................................................................
27-16. I2C Clock Divider Low Register (I2CCKL) [offset = 0Ch]
..........................................................
27-17. I2C Clock Control High Register (I2CCKH) [offset = 10h]
.........................................................
27-18. I2C Data Count Register (I2CCNT) [offset = 14h]
..................................................................
27-19. I2C Data Receive Register (I2CDRR) [offset = 18h]
...............................................................
27-20. I2C Slave Address Register (I2CSAR) [offset = 1Ch]
..............................................................
27-21. I2C Data Transmit Register (I2CDXR) [offset = 20h]
...............................................................
27-22. I2C Mode Register (I2CMDR) [offset = 24h]
.........................................................................
27-23. Typical Timing Diagram of Repeat Mode
............................................................................
27-24. I2C Interrupt Vector Register (I2CIVR) [offset = 28h]
..............................................................
27-25. I2C Extended Mode Register (I2CEMDR) [offset = 2Ch]
..........................................................
27-26. I2C Prescale Register (I2CPSC) [offset = 30h]
.....................................................................
27-27. I2C Peripheral ID Register 1 (I2CPID1) [offset = 34h]
.............................................................
27-28. I2C Peripheral ID Register 2 (I2CPID2) [offset = 38h]
.............................................................