Control Registers and Control Packets
592
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Direct Memory Access Controller (DMA) Module
16.3.1.42 HBCB Interrupt Channel Offset Register (HBCBOFFSET)
Figure 16-58. HBCB Interrupt Channel Offset Register (HBCBOFFSET) [offset = 168h]
31
16
Reserved
R-0
15
8
7
6
5
0
Reserved
sbz
sbz
HBCB
R-0
R-0
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 16-50. HBCB Interrupt Channel Offset Register (HBCBOFFSET) Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
0
Reads return 0. Writes have no effect.
7-6
sbz
0
These bits should always be programmed as 0.
5-0
HBCB
Channel causing HBC interrupt Group B. These bits contain the channel number of the pending
interrupt for Group B if the corresponding interrupt enable is set.
Note: Reading this location clears the corresponding interrupt pending flag (see
) with the highest priority.
0
No interrupt is pending.
1h
Channel 0 is causing the pending interrupt Group B.
:
:
10h
Channel 15 is causing the pending interrupt Group B.
11h-
3Fh
Reserved
16.3.1.43 BTCB Interrupt Channel Offset Register (BTCBOFFSET)
Figure 16-59. BTCB Interrupt Channel Offset Register (BTCBOFFSET) [offset = 16Ch]
31
16
Reserved
R-0
15
8
7
6
5
0
Reserved
sbz
sbz
BTCB
R-0
R-0
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 16-51. BTCB Interrupt Channel Offset Register (BTCBOFFSET) Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
0
Reads return 0. Writes have no effect.
7-6
sbz
0
These bits should always be programmed as 0.