DCAN Control Registers
1091
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Controller Area Network (DCAN) Module
23.17.11 Transmission Request Registers (DCAN TXRQ12 to DCAN TXRQ78)
These registers hold the TxRqst bits of the implemented message objects. By reading out these bits, the
CPU can check for pending transmission requests. The TxRqst bit in a specific message object can be
set/reset by the CPU via the IF1/IF2 Message Interface Registers, or by the Message Handler after
reception of a remote frame or after a successful transmission.
Figure 23-29. Transmission Request 12 Register [offset = 88h]
31
0
TxRqst[32:1]
R-0
LEGEND: R = Read only; -
n
= value after reset
Figure 23-30. Transmission Request 34 Register [offset = 8Ch]
31
0
TxRqst[64:33]
R-0
LEGEND: R = Read only; -
n
= value after reset
Figure 23-31. Transmission Request 56 Register [offset = 90h]
31
0
TxRqst[96:65]
R-0
LEGEND: R = Read only; -
n
= value after reset
Figure 23-32. Transmission Request 78 Register [offset = 94h]
31
0
TxRqst[128:97]
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 23-16. Transmission Request Registers Field Descriptions
Bit
Name
Value
Description
31-0
TxRqst[
n
]
Transmission Request Bits (for all message objects)
0
No transmission has been requested for this message object.
1
The transmission of this message object is requested and is not yet done.