![Texas Instruments RM48 series Technical Reference Manual Download Page 77](http://html1.mh-extra.com/html/texas-instruments/rm48-series/rm48-series_technical-reference-manual_1095569077.webp)
77
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Tables
21-23. Interrupt Mapping Register (HTU INTMAP) Field Descriptions
.....................................................
21-24. Interrupt Offset Register 0 (HTU INTOFF0) Field Descriptions
.....................................................
21-25. Interrupt Offset Register 1 (HTU INTOFF1) Field Descriptions
.....................................................
21-26. Buffer Initialization Mode Register (HTU BIM) Field Descriptions
..................................................
21-27. Buffer Initialization
........................................................................................................
21-28. Request Lost Flag Register (HTU RLOSTFL) Field Descriptions
.................................................
21-29. Buffer Full Interrupt Flag Register (HTU BFINTFL) Field Descriptions
...........................................
21-30. BER Interrupt Flag Register (HTU BERINTFL) Field Descriptions
.................................................
21-31. Memory Protection 1 Start Address Register (HTU MP1S) Field Descriptions
...................................
21-32. Memory Protection 1 End Address Register (HTU MP1E) Field Descriptions
...................................
21-33. Debug Control Register (HTU DCTRL) Field Descriptions
..........................................................
21-34. Watch Point Register (HTU WPR) Field Descriptions
..............................................................
21-35. Watch Mask Register (HTU WMR) Field Descriptions
.............................................................
21-36. Module Identification Register (HTU ID) Field Descriptions
.......................................................
21-37. Parity Control Register (HTU PCR) Field Descriptions
.............................................................
21-38. Parity Address Register (HTU PAR) Field Descriptions
...........................................................
21-39. Memory Protection Control and Status Register (HTU MPCS) Field Descriptions
.............................
21-40. Memory Protection 0 Start Address Register (HTU MP0S) Field Descriptions
.................................
21-41. Memory Protection End Address Register (HTU MP0E) Field Descriptions
....................................
21-42. Double Control Packet Memory Map
.................................................................................
21-43. Initial Full Address A Register (HTU IFADDRA) Field Descriptions
..............................................
21-44. Initial Full Address B Register (HTU IFADDRB) Field Descriptions
..............................................
21-45. Initial N2HET Address and Control Register (HTU IHADDRCT) Field Descriptions
...........................
21-46. Initial Transfer Count Register (HTU ITCOUNT) Field Descriptions
.............................................
21-47. Current Full Address A Register (HTU CFADDRA) Field Descriptions
..........................................
21-48. Current Full Address B Register (HTU CFADDRB) Field Descriptions
..........................................
21-49. Current Frame Count Register (HTU CFCOUNT) Field Descriptions
............................................
21-50. Application Examples for Setting the Transfer Modes of CP A and B of a DCP
...............................
22-1.
GIO Control Registers
..................................................................................................
22-2.
GIO Global Control Register (GIOGCR0) Field Descriptions
.....................................................
22-3.
GIO Interrupt Detect Register (GIOINTDET) Field Descriptions
..................................................
22-4.
GIO Interrupt Polarity Register (GIOPOL) Field Descriptions
.....................................................
22-5.
GIO Interrupt Enable Set Register (GIOENASET) Field Descriptions
...........................................
22-6.
GIO Interrupt Enable Clear Register (GIOENACLR) Field Descriptions
.........................................
22-7.
GIO Interrupt Priority Register (GIOLVLSET) Field Descriptions
.................................................
22-8.
GIO Interrupt Priority Register (GIOLVLCLR) Field Descriptions
.................................................
22-9.
GIO Interrupt Flag Register (GIOFLG) Field Descriptions
.........................................................
22-10. GIO Offset 1 Register (GIOOFF1) Field Descriptions
..............................................................
22-11. GIO Offset 2 Register (GIOOFF2) Field Descriptions
..............................................................
22-12. GIO Emulation 1 Register (GIOEMU1) Field Descriptions
........................................................
22-13. GIO Emulation 2 Register (GIOEMU2) Field Descriptions
........................................................
22-14. GIO Data Direction Registers (GIODIR[A-B]) Field Descriptions
.................................................
22-15. GIO Data Input Registers (GIODIN[A-B]) Field Descriptions
......................................................
22-16. GIO Data Output Registers (GIODOUT[A-B]) Field Descriptions
.................................................
22-17. GIO Data Set Registers (GIODSET[A-B]) Field Descriptions
.....................................................
22-18. GIO Data Clear Registers (GIODCLR[A-B]) Field Descriptions
...................................................
22-19. GIO Open Drain Registers (GIOPDR[A-B]) Field Descriptions
...................................................
22-20. GIO Pull Disable Registers (GIOPULDIS[A-B]) Field Descriptions
..............................................
22-21. GIO Pull Select Registers (GIOPSL[A-B]) Field Descriptions
.....................................................