29
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
30.3
Control Registers
........................................................................................................
30.3.1
DMM Global Control Register (DMMGLBCTRL)
..........................................................
30.3.2
DMM Interrupt Set Register (DMMINTSET)
...............................................................
30.3.3
DMM Interrupt Clear Register (DMMINTCLR)
............................................................
30.3.4
DMM Interrupt Level Register (DMMINTLVL)
.............................................................
30.3.5
DMM Interrupt Flag Register (DMMINTFLG)
..............................................................
30.3.6
DMM Interrupt Offset 1 Register (DMMOFF1)
............................................................
30.3.7
DMM Interrupt Offset 2 Register (DMMOFF2)
............................................................
30.3.8
DMM Direct Data Mode Destination Register (DMMDDMDEST)
.......................................
30.3.9
DMM Direct Data Mode Blocksize Register (DMMDDMBL)
.............................................
30.3.10
DMM Direct Data Mode Pointer Register (DMMDDMPT)
..............................................
30.3.11
DMM Direct Data Mode Interrupt Pointer Register (DMMINTPT)
.....................................
30.3.12
DMM Destination x Region 1 (DMMDESTxREG1)
......................................................
30.3.13
DMM Destination x Blocksize 1 (DMMDESTxBL1)
.....................................................
30.3.14
DMM Destination x Region 2 (DMMDESTxREG2)
......................................................
30.3.15
DMM Destination x Blocksize 2 (DMMDESTxBL2)
.....................................................
30.3.16
DMM Pin Control 0 (DMMPC0)
............................................................................
30.3.17
DMM Pin Control 1 (DMMPC1)
............................................................................
30.3.18
DMM Pin Control 2 (DMMPC2)
............................................................................
30.3.19
DMM Pin Control 3 (DMMPC3)
............................................................................
30.3.20
DMM Pin Control 4 (DMMPC4)
............................................................................
30.3.21
DMM Pin Control 5 (DMMPC5)
............................................................................
30.3.22
DMM Pin Control 6 (DMMPC6)
............................................................................
30.3.23
DMM Pin Control 7 (DMMPC7)
............................................................................
30.3.24
DMM Pin Control 8 (DMMPC8)
............................................................................
31
RAM Trace Port (RTP)
......................................................................................................
31.1
Overview
..................................................................................................................
31.1.1
Features
........................................................................................................
31.1.2
Block Diagram
.................................................................................................
31.2
Module Operation
.......................................................................................................
31.2.1
Trace Mode
....................................................................................................
31.2.2
Direct Data Mode (DDM)
.....................................................................................
31.2.3
Trace Regions
.................................................................................................
31.2.4
Overflow/Empty Handling
....................................................................................
31.2.5
Signal Description
.............................................................................................
31.2.6
Data Rate
......................................................................................................
31.3
GIO Function
.............................................................................................................
31.4
Control Registers
........................................................................................................
31.4.1
RTP Global Control Register (RTPGLBCTRL)
............................................................
31.4.2
RTP Trace Enable Register (RTPTRENA)
................................................................
31.4.3
RTP Global Status Register (RTPGSR)
....................................................................
31.4.4
RTP RAM 1 Trace Region [1:2] Register (RTPRAM1REG[1:2])
........................................
31.4.5
RTP RAM 2 Trace Region [1:2] Register (RTPRAM2REG[1:2])
........................................
31.4.6
RTP Peripheral Trace Region [1:2] Registers (RTPPERREG[1:2])
....................................
31.4.7
RTP Direct Data Mode Write Register (RTPDDMW)
.....................................................
31.4.8
RTP Pin Control 0 Register (RTPPC0)
.....................................................................
31.4.9
RTP Pin Control 1 Register (RTPPC1)
.....................................................................
31.4.10
RTP Pin Control 2 Register (RTPPC2)
...................................................................
31.4.11
RTP Pin Control 3 Register (RTPPC3)
...................................................................
31.4.12
RTP Pin Control 4 Register (RTPPC4)
...................................................................
31.4.13
RTP Pin Control 5 Register (RTPPC5)
...................................................................
31.4.14
RTP Pin Control 6 Register (RTPPC6)
...................................................................
31.4.15
RTP Pin Control 7 Register (RTPPC7)
...................................................................