Control Registers
1169
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Multi-Buffered Serial Peripheral Interface Module (MibSPI) with Parallel Pin
Option (MibSPIP)
Table 24-21. SPI Pin Control Register 8 (SPIPC8) Field Descriptions (continued)
Bit
Field
Value
Description
23-16
SIMOPSEL
SPISIMO[x] pull select. This bit selects the type of pull logic for each SPISIMO[x] pin.
Note: Bit 10 or bit 16 can be used to set pull-select for SPISIMO[0]. If a 32-bit write is
performed, bit 10 will have priority over bit 16.
0
Pull down on the SPISIMO[x] pin.
1
Pull up on the SPISIMO[x] pin.
15-12
Reserved
0
Reads return 0. Writes have no effect.
11
SOMIPSEL0
SPISOMI[0] pull select. This bit selects the type of pull logic at the SPISOMI[0] pin.
0
Pull down on the SPISOMI[0] pin.
1
Pull up on the SPISOMI[0] pin.
10
SIMOPSEL0
SPISIMO[0] pull select. This bit selects the type of pull logic at the SPISIMO[0] pin.
0
Pull down on the SPISIMO[0] pin.
1
Pull up on the SPISIMO[0] pin.
9
CLKPSEL
SPICLK pull select. This bit selects the type of pull logic at the SPICLK pin.
0
Pull down on the SPICLK pin.
1
Pull up on the SPICLK pin.
8
ENAPSEL
SPIENA pull select. This bit selects the type of pull logic at the SPIENA pin.
0
Pull down on the SPIENA pin.
1
Pull up on the SPIENA pin.
7-0
SCSPSEL
SPICS pull select. This bit selects the type of pull logic for each SPICS pin.
0
Pull down on the SPICS pin.
1
Pull up on the SPICS pin.
24.9.15 SPI Transmit Data Register 0 (SPIDAT0)
Figure 24-40. SPI Transmit Data Register 0 (SPIDAT0) [offset = 38h]
31
16
Reserved
R-0
15
0
TXDATA
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset