8
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
12.4.7
ESM Status Register 1 (ESMSR1)
...........................................................................
12.4.8
ESM Status Register 2 (ESMSR2)
...........................................................................
12.4.9
ESM Status Register 3 (ESMSR3)
...........................................................................
12.4.10
ESM ERROR Pin Status Register (ESMEPSR)
..........................................................
12.4.11
ESM Interrupt Offset High Register (ESMIOFFHR)
......................................................
12.4.12
ESM Interrupt Offset Low Register (ESMIOFFLR)
.......................................................
12.4.13
ESM Low-Time Counter Register (ESMLTCR)
...........................................................
12.4.14
ESM Low-Time Counter Preload Register (ESMLTCPR)
................................................
12.4.15
ESM Error Key Register (ESMEKR)
........................................................................
12.4.16
ESM Status Shadow Register 2 (ESMSSR2)
.............................................................
12.4.17
ESM Influence ERROR Pin Set Register 4 (ESMIEPSR4)
.............................................
12.4.18
ESM Influence ERROR Pin Clear Register 4 (ESMIEPCR4)
..........................................
12.4.19
ESM Interrupt Enable Set Register 4 (ESMIESR4)
......................................................
12.4.20
ESM Interrupt Enable Clear Register 4 (ESMIECR4)
...................................................
12.4.21
ESM Interrupt Level Set Register 4 (ESMILSR4)
........................................................
12.4.22
ESM Interrupt Level Clear Register 4 (ESMILCR4)
.....................................................
12.4.23
ESM Status Register 4 (ESMSR4)
.........................................................................
13
Real-Time Interrupt (RTI) Module
........................................................................................
13.1
Overview
...................................................................................................................
13.1.1
Features
..........................................................................................................
13.1.2
Industry Standard Compliance Statement
...................................................................
13.2
Module Operation
.........................................................................................................
13.2.1
Counter Operation
..............................................................................................
13.2.2
Interrupt/DMA Requests
.......................................................................................
13.2.3
RTI Clocking
.....................................................................................................
13.2.4
Synchronizing Timer Events to Network Time (NTU)
......................................................
13.2.5
Digital Watchdog (DWD)
.......................................................................................
13.2.6
Low Power Modes
..............................................................................................
13.2.7
Halting Debug Mode Behaviour
...............................................................................
13.3
RTI Control Registers
....................................................................................................
13.3.1
RTI Global Control Register (RTIGCTRL)
...................................................................
13.3.2
RTI Timebase Control Register (RTITBCTRL)
.............................................................
13.3.3
RTI Capture Control Register (RTICAPCTRL)
..............................................................
13.3.4
RTI Compare Control Register (RTICOMPCTRL)
.........................................................
13.3.5
RTI Free Running Counter 0 Register (RTIFRC0)
.........................................................
13.3.6
RTI Up Counter 0 Register (RTIUC0)
........................................................................
13.3.7
RTI Compare Up Counter 0 Register (RTICPUC0)
........................................................
13.3.8
RTI Capture Free Running Counter 0 Register (RTICAFRC0)
...........................................
13.3.9
RTI Capture Up Counter 0 Register (RTICAUC0)
..........................................................
13.3.10
RTI Free Running Counter 1 Register (RTIFRC1)
........................................................
13.3.11
RTI Up Counter 1 Register (RTIUC1)
......................................................................
13.3.12
RTI Compare Up Counter 1 Register (RTICPUC1)
.......................................................
13.3.13
RTI Capture Free Running Counter 1 Register (RTICAFRC1)
.........................................
13.3.14
RTI Capture Up Counter 1 Register (RTICAUC1)
........................................................
13.3.15
RTI Compare 0 Register (RTICOMP0)
.....................................................................
13.3.16
RTI Update Compare 0 Register (RTIUDCP0)
............................................................
13.3.17
RTI Compare 1 Register (RTICOMP1)
.....................................................................
13.3.18
RTI Update Compare 1 Register (RTIUDCP1)
............................................................
13.3.19
RTI Compare 2 Register (RTICOMP2)
.....................................................................
13.3.20
RTI Update Compare 2 Register (RTIUDCP2)
............................................................
13.3.21
RTI Compare 3 Register (RTICOMP3)
.....................................................................
13.3.22
RTI Update Compare 3 Register (RTIUDCP3)
............................................................
13.3.23
RTI Timebase Low Compare Register (RTITBLCOMP)
.................................................