RTI Control Registers
462
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Real-Time Interrupt (RTI) Module
13.3.27 RTI Interrupt Flag Register (RTIINTFLAG)
The corresponding flags are set at every compare match of the RTIFRCx and RTICOMPx values, whether
the interrupt is enabled or not. This register is shown in
and described in
.
Figure 13-38. RTI Interrupt Flag Register (RTIINTFLAG) [offset = 88h]
31
19
18
17
16
Reserved
OVL1INT
OVL0INT
TBINT
R-0
R/W1CP-
0
R/W1CP-
0
R/W1C
P-0
15
4
3
2
1
0
Reserved
INT3
INT2
INT1
INT0
R-0
R/W1C
P-0
R/W1C
P-0
R/W1C
P-0
R/W1C
P-0
LEGEND: R/W = Read/Write; R = Read only; W1CP = Write 1 to clear in privilege mode only; -
n
= value after reset
Table 13-28. RTI Interrupt Flag Register (RTIINTFLAG) Field Descriptions
Bit
Field
Value
Description
31-19
Reserved
0
Reads return 0. Writes have no effect.
18
OVL1INT
Free running counter 1 overflow interrupt flag. This bit determines if an interrupt is pending.
0
Read:
No interrupt is pending.
Write:
Bit is unchanged.
1
Read:
Interrupt is pending.
Write:
Bit is cleared to 0.
17
OVL0INT
Free running counter 0 overflow interrupt flag. This bit determines if an interrupt is pending.
0
Read:
No interrupt is pending.
Write:
Bit is unchanged.
1
Read:
Interrupt is pending.
Write:
Bit is cleared to 0.
16
TBINT
Timebase interrupt flag. This flag is set when the TBEXT bit is cleared by detection of a missing
external clock edge. It will not be set by clearing TBEXT by software. It determines if an interrupt is
pending.
0
Read:
No interrupt is pending.
Write:
Bit is unchanged.
1
Read:
Interrupt is pending.
Write:
Bit is cleared to 0.
15-4
Reserved
0
Reads return 0. Writes have no effect.
3
INT3
Interrupt flag 3. These bits determine if an interrupt due to a Compare 3 match is pending.
0
Read:
No interrupt is pending.
Write:
Bit is unchanged.
1
Read:
Interrupt is pending.
Write:
Bit is cleared to 0.
2
INT2
Interrupt flag 2. These bits determine if an interrupt due to a Compare 2 match is pending.
0
Read:
No interrupt is pending.
Write:
Bit is unchanged.
1
Read:
Interrupt is pending.
Write:
Bit is cleared to 0.
1
INT1
Interrupt flag 1. These bits determine if an interrupt due to a Compare 1 match is pending.
0
Read:
No interrupt is pending.
Write:
Bit is unchanged.
1
Read:
Interrupt is pending.
Write:
Bit is cleared to 0.