50
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
22-16. GIO Emulation 2 Register (GIOEMU2) [offset = 30h]
..............................................................
22-17. GIO Data Direction Registers (GIODIR[A-B]) [offset = 34h, 54h]
.................................................
22-18. GIO Data Input Registers (GIODIN[A-B]) [offset = 38h, 58h]
.....................................................
22-19. GIO Data Output Registers (GIODOUT[A-B]) [offset = 3Ch, 5Ch]
...............................................
22-20. GIO Data Set Registers (GIODSET[A-B]) [offset = 40h, 60h]
.....................................................
22-21. GIO Data Clear Registers (GIODCLR[A-B]) [offset = 44h, 64h]
..................................................
22-22. GIO Open Drain Registers (GIOPDR[A-B]) [offset = 48h, 68h]
...................................................
22-23. GIO Pull Disable Registers (GIOPULDIS[A-B]) [offset = 4Ch, 6Ch]
..............................................
22-24. GIO Pull Select Registers (GIOPSL[A-B]) [offset = 50h, 70h]
.....................................................
23-1.
Block Diagram
...........................................................................................................
23-2.
Bit Timing
.................................................................................................................
23-3.
CAN Bit-timing Configuration
..........................................................................................
23-4.
Structure of a Message Object
........................................................................................
23-5.
Message RAM Representation in Debug/Suspend Mode
.........................................................
23-6.
Message RAM Representation in RAM Direct Access Mode
.....................................................
23-7.
Data Transfer Between IF1 / IF2 Registers and Message RAM
..................................................
23-8.
Initialization of a Transmit Object
.....................................................................................
23-9.
Initialization of a Single Receive Object for Data Frames
.........................................................
23-10. Initialization of a Single Receive Object for Remote Frames
......................................................
23-11. CPU Handling of a FIFO Buffer (Interrupt Driven)
..................................................................
23-12. CAN Interrupt Topology 1
..............................................................................................
23-13. CAN Interrupt Topology 2
..............................................................................................
23-14. Local Power-Down Mode Flow Diagram
.............................................................................
23-15. CAN Core in Silent Mode
..............................................................................................
23-16. CAN Core in Loop Back Mode
........................................................................................
23-17. CAN Core in External Loop Back Mode
..............................................................................
23-18. CAN Core in Loop Back Combined with Silent Mode
..............................................................
23-19. CAN Control Register (DCAN CTL) [offset = 00]
...................................................................
23-20. Error and Status Register (DCAN ES) [offset = 04h]
...............................................................
23-21. Error Counter Register (DCAN ERRC) [offset = 08h]
..............................................................
23-22. Bit Timing Register (DCAN BTR) [offset = 0Ch]
....................................................................
23-23. Interrupt Register (DCAN INT) [offset = 10h]
........................................................................
23-24. Test Register (DCAN TEST) [offset = 14h]
..........................................................................
23-25. Parity Error Code Register (DCAN PERR) [offset = 1Ch]
.........................................................
23-26. Core Release Register (DCAN REL) [offset = 20h]
................................................................
23-27. Auto-Bus-On Time Register (DCAN ABOTR) [offset = 80h]
.......................................................
23-28. Transmission Request X Register (DCAN TXRQ X) [offset = 84h]
...............................................
23-29. Transmission Request 12 Register [offset = 88h]
...................................................................
23-30. Transmission Request 34 Register [offset = 8Ch]
..................................................................
23-31. Transmission Request 56 Register [offset = 90h]
...................................................................
23-32. Transmission Request 78 Register [offset = 94h]
...................................................................
23-33. New Data X Register (DCAN NWDAT X) [offset = 98h]
...........................................................
23-34. New Data 12 Register [offset = 9Ch]
.................................................................................
23-35. New Data 34 Register [offset = A0h]
.................................................................................
23-36. New Data 56 Register [offset = A4h]
.................................................................................
23-37. New Data 78 Register [offset = A8h]
.................................................................................
23-38. Interrupt Pending X Register (DCAN INTPND X) [offset = ACh]
.................................................
23-39. Interrupt Pending 12 Register [offset = B0h]
........................................................................
23-40. Interrupt Pending 34 Register [offset = B4h]
........................................................................