DCAN Control Registers
1089
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Controller Area Network (DCAN) Module
23.17.7 Parity Error Code Register (DCAN PERR)
Figure 23-25. Parity Error Code Register (DCAN PERR) [offset = 1Ch]
31
16
Reserved
R-0
15
11
10
8
7
0
Reserved
Word Number
Message Number
R-0
R-U
R-U
LEGEND: R = Read only; -
n
= value after reset; U = Undefined
Table 23-13. Parity Error Code Register Field Descriptions
Bit
Field
Value
Description
31-11
Reserved
0
These bits are always read as 0. Writes have no effect.
10-8
Word Number
Word number where parity error has been detected.
1h-5h
RDA word number (1 to 5) of the message object (according to the Message RAM representation in
RDA mode, see
).
7-0
Message Number
1h-FFh
Message object number where parity error has been detected. Only values 1h-40h are valid.
Values 41h-FFh are invalid.
If a parity error is detected, the PER flag will be set in the Error and Status Register. This bit is not reset
by the parity check mechanism; it must be reset by reading the Error and Status Register.
In addition to the PER flag, the Parity Error Code Register will indicate the memory area where the parity
error has been detected (message number and word number).
If more than one word with a parity error was detected, the highest word number with a parity error will be
displayed.
After a parity error has been detected, the register will hold the last error code until power is removed.
23.17.8 Core Release Register (DCAN REL)
Figure 23-26. Core Release Register (DCAN REL) [offset = 20h]
31
28
27
24
23
20
19
16
REL
STEP
SUBSTEP
YEAR
R-Ah
R-3h
R-1h
R-7h
15
8
7
0
MON
DAY
R-5h
R-4h
LEGEND: R = Read only; -
n
= value after reset
Table 23-14. Core Release Register (DCAN REL) Field Descriptions
Bit
Field
Value
Description
31-28
REL
0-9h
Core Release. One digit, BCD-coded.
27-24
STEP
0-9h
Step of Core Release. One digit, BCD-coded.
23-20
SUBSTEP
0-9h
Substep of Core Release. One digit, BCD-coded.
19-16
YEAR
0-9h
Design Time Stamp, Year. One digit, BCD-coded. This field is set by constant parameter on DCAN
synthesis.
15-8
MON
0-12h
Design Time Stamp, Month. Two digits, BCD-coded. This field is set by constant parameter on
DCAN synthesis.
7-0
DAY
0-31h
Design Time Stamp, Day. Two digits, BCD-coded. This field is set by constant parameter on DCAN
synthesis.