Module Operation
363
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
CPU Compare Module for Cortex-R4F (CCM-R4F)
9.3.5 Operation During CPU Debug Mode
Certain debug operations place the CPU in a halting debug state where the code execution is halted.
Because halting debug events are asynchronous, there is a possibility for the debug requests to cause
loss of lockstep. CCM-R4F will disable upon detection of halting debug requests. Core compare error will
not be generated and flags will not update. A CPU reset is needed to ensure the CPUs are again in
lockstep and will also re-enable the CCM-R4F.
9.4
CCM-R4F Control Registers
lists the CCM-R4F registers. Each register begins on a 32-bit word boundary. The registers
support 32-bit, 16-bit and 8-bit accesses. The base address for the control registers is FFFF F600h.
Table 9-3. CCM-R4F Control Registers
Offset
Acronym
Register Description
Section
00h
CCMSR
CCM-R4F Status Register
04h
CCMKEYR
CCM-R4F Key Register