60
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
29-94. Power Management Flowchart
.......................................................................................
29-95. Pin Group 0 USB Host Using 6-Wire USB Transceiver
............................................................
29-96. USB Device Connections on USB Pin Group 0 Using 6-Wire Transceiver
......................................
30-1.
DMM Block Diagram
....................................................................................................
30-2.
Trace Mode Packet Format
............................................................................................
30-3.
Direct Data Mode Packet Format
.....................................................................................
30-4.
Packet Sync Signal Example
..........................................................................................
30-5.
Example Single Packet Transmission
................................................................................
30-6.
Interrupt Structure
.......................................................................................................
30-7.
DMM Global Control Register (DMMGLBCTRL) [offset = 00h]
...................................................
30-8.
DMM Interrupt Set Register (DMMINTSET) [offset = 04h]
.........................................................
30-9.
DMM Interrupt Clear Register (DMMINTCLR) [offset = 08h]
......................................................
30-10. DMM Interrupt Level Register (DMMINTLVL) [offset = 0Ch]
......................................................
30-11. DMM Interrupt Flag Register (DMMINTFLG) [offset = 10h]
.......................................................
30-12. DMM Interrupt Offset 1 Register (DMMOFF1) [offset = 14h]
......................................................
30-13. DMM Interrupt Offset 2 Register (DMMOFF2) [offset = 18h]
......................................................
30-14. DMM Direct Data Mode Destination Register (DMMDDMDEST) [offset = 1Ch]
................................
30-15. DMM Direct Data Mode Blocksize Register (DMMDDMBL) [offset = 20h]
......................................
30-16. DMM Direct Data Mode Pointer Register (DMMDDMPT) [offset = 24h]
.........................................
30-17. DMM Direct Data Mode Interrupt Pointer Register (DMMINTPT) [offset = 28h]
................................
30-18. DMM Destination x Region 1 (DMMDESTxREG1) [offset = 2Ch, 3Ch, 4Ch, 5Ch]
.............................
30-19. DMM Destination x Blocksize 1 (DMMDESTxBL1) [offset = 30h, 40h, 50h, 60h]
..............................
30-20. DMM Destination x Region 2 (DMMDESTxREG2) [offset = 34h, 44h, 54h, 64h]
..............................
30-21. DMM Destination x Blocksize 2 (DMMDESTxBL2) [offset = 38h, 48h, 58h, 68h]
..............................
30-22. DMM Pin Control 0 (DMMPC0) [offset = 6Ch]
......................................................................
30-23. DMM Pin Control 1 (DMMPC1) [offset = 70h]
.......................................................................
30-24. DMM Pin Control 2 (DMMPC2) [offset = 74h]
.......................................................................
30-25. DMM Pin Control 3 (DMMPC3) [offset = 78h]
.......................................................................
30-26. DMM Pin Control 4 (DMMPC4) [offset = 7Ch]
......................................................................
30-27. DMM Pin Control 5 (DMMPC5) [offset = 80h]
.......................................................................
30-28. DMM Pin Control 6 (DMMPC6) [offset = 84h]
.......................................................................
30-29. DMM Pin Control 7 (DMMPC7) [offset = 88h]
.......................................................................
30-30. DMM Pin Control 8 (DMMPC8) [offset = 8Ch]
......................................................................
31-1.
Block Diagram RAM Trace Port Module
.............................................................................
31-2.
Packet Format Trace Mode for RAM Locations
.....................................................................
31-3.
Packet Format Trace Mode for Peripheral Locations
..............................................................
31-4.
Packet Format in Direct Data Mode
..................................................................................
31-5.
Example for Trace Region Setup
.....................................................................................
31-6.
FIFO Overflow Handling
................................................................................................
31-7.
RTP Packet Transfer with Sync Signal
...............................................................................
31-8.
Packet Format in Trace Mode
.........................................................................................
31-9.
RTP Global Control Register (RTPGLBCTRL) [offset = 00h]
.....................................................
31-10. RTP Trace Enable Register (RTPTRENA) [offset = 04h]
..........................................................
31-11. RTP Global Status Register (RTPGSR) [offset = 08h]
.............................................................
31-12. RTP RAM 1 Trace Region [1:2] Register (RTPRAM1REG[1:2]) [offset = 0Ch, 10h]
...........................
31-13. RTP RAM 2 Trace Region [1:2] Register (RTPRAM2REG[1:2]) [offset = 14h, 18h]
...........................
31-14. RTP Peripheral Trace Region [1:2] Register (RTPPERREG[1:2]) [offset = 24h, 28h]
.........................
31-15. RTP Direct Data Mode Write Register (RTPDDMW) [offset = 2Ch]
..............................................
31-16. RTP Pin Control 0 Register (RTPPC0) [offset = 34h]
..............................................................