16
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
20.4.14
XOR Share Control Register (HETXOR)
...................................................................
20.4.15
Request Enable Set Register (HETREQENS)
............................................................
20.4.16
Request Enable Clear Register (HETREQENC)
..........................................................
20.4.17
Request Destination Select Register (HETREQDS)
......................................................
20.4.18
NHET Direction Register (HETDIR)
........................................................................
20.4.19
N2HET Data Input Register (HETDIN)
.....................................................................
20.4.20
N2HET Data Output Register (HETDOUT)
................................................................
20.4.21
NHET Data Set Register (HETDSET)
......................................................................
20.4.22
N2HET Data Clear Register (HETDCLR)
..................................................................
20.4.23
N2HET Open Drain Register (HETPDR)
...................................................................
20.4.24
N2HET Pull Disable Register (HETPULDIS)
..............................................................
20.4.25
N2HET Pull Select Register (HETPSL)
....................................................................
20.4.26
Parity Control Register (HETPCR)
..........................................................................
20.4.27
Parity Address Register (HETPAR)
.........................................................................
20.4.28
Parity Pin Register (HETPPR)
...............................................................................
20.4.29
Suppression Filter Preload Register (HETSFPRLD)
.....................................................
20.4.30
Suppression Filter Enable Register (HETSFENA)
........................................................
20.4.31
Loop Back Pair Select Register (HETLBPSEL)
...........................................................
20.4.32
Loop Back Pair Direction Register (HETLBPDIR)
........................................................
20.4.33
N2HET Pin Disable Register (HETPINDIS)
...............................................................
20.5
HWAG Registers
..........................................................................................................
20.5.1
HWAG Pin Select Register (HWAPINSEL)
.................................................................
20.5.2
HWAG Global Control Register 0 (HWAGCR0)
............................................................
20.5.3
HWAG Global Control Register 1 (HWAGCR1)
............................................................
20.5.4
HWAG Global Control Register 2 (HWAGCR2)
............................................................
20.5.5
HWAG Interrupt Enable Set Register (HWAENASET)
....................................................
20.5.6
HWAG Interrupt Enable Clear Register (HWAENACLR)
..................................................
20.5.7
HWAG Interrupt Level Set Register (HWALVLSET)
.......................................................
20.5.8
HWAG Interrupt Level Clear Register (HWALVLCLR)
....................................................
20.5.9
HWAG Interrupt Flag Register (HWAFLG)
..................................................................
20.5.10
HWAG Interrupt Offset Register 0 (HWAOFF0)
..........................................................
20.5.11
HWAG Interrupt Offset Register 1 (HWAOFF1)
..........................................................
20.5.12
HWAG Angle Value Register (HWAACNT)
................................................................
20.5.13
HWAG Previous Tooth Period Value Register (HWAPCNT1)
..........................................
20.5.14
HWAG Current Tooth Period Value Register (HWAPCNT)
.............................................
20.5.15
HWAG Step Width Register (HWASTWD)
.................................................................
20.5.16
HWAG Teeth Number Register (HWATHNB)
.............................................................
20.5.17
HWAG Current Teeth Number Register (HWATHVL)
....................................................
20.5.18
HWAG Filter Register (HWAFIL)
............................................................................
20.5.19
HWAG Filter Register 2 (HWAFIL2)
........................................................................
20.5.20
HWAG Angle Increment Register (HWAANGI)
...........................................................
20.6
Instruction Set
.............................................................................................................
20.6.1
Instruction Summary
...........................................................................................
20.6.2
Abbreviations, Encoding Formats and Bits
.................................................................
20.6.3
Instruction Description
.........................................................................................
21
High-End Timer Transfer Unit (HTU) Module
........................................................................
21.1
Overview
...................................................................................................................
21.1.1
Features
..........................................................................................................
21.2
Module Operation
.........................................................................................................
21.2.1
Data Transfers between Main RAM and N2HET RAM
....................................................
21.2.2
Arbitration of HTU Elements and Frames
...................................................................
21.2.3
Conditions for Frame Transfer Interruption
..................................................................
21.2.4
HTU Overload and Request Lost Detection
.................................................................