Control Registers
1723
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
RAM Trace Port (RTP)
31.4.7 RTP Direct Data Mode Write Register (RTPDDMW)
The CPU has to write data to this register if the module is used in Direct Data Mode write configuration.
and
illustrate this register.
Figure 31-15. RTP Direct Data Mode Write Register (RTPDDMW) [offset = 2Ch]
31
16
DATA
R/W-0
15
0
DATA
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 31-15. RTP Direct Data Mode Write Register (RTPDDMW) Field Descriptions
Bit
Field
Value
Description
31-0
DATA
0-FFFF FFFFh
This register must be written to in a Direct Data Mode write operation to store the data into
FIFO1. Data written must be right-aligned. If the FIFO is full, the reaction depends on the
setting of the HOVF bit (
). If the bit is set, the master writing the data will be wait-
stated. If the bit is cleared, previous data written to the register will be overwritten.
Reads of this register always return 0.