2
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
Contents
Preface
.......................................................................................................................................
1
Introduction
.......................................................................................................................
1.1
Designed for Safety Applications
.........................................................................................
1.2
Family Description
..........................................................................................................
1.3
Endianism Considerations
................................................................................................
1.3.1
RM48x: Little Endian (LE)
........................................................................................
2
Architecture
.......................................................................................................................
2.1
Introduction
..................................................................................................................
2.1.1
Architecture Block Diagram
......................................................................................
2.1.2
Definitions of Terms
...............................................................................................
2.1.3
Bus Master / Slave Access Privileges
..........................................................................
2.2
Memory Organization
......................................................................................................
2.2.1
Memory-Map Overview
...........................................................................................
2.2.2
Memory-Map Table
..............................................................................................
2.2.3
Flash Memory
....................................................................................................
2.2.4
On-Chip SRAM
...................................................................................................
2.3
Exceptions
.................................................................................................................
2.3.1
Resets
.............................................................................................................
2.3.2
Aborts
.............................................................................................................
2.3.3
System Software Interrupts
.....................................................................................
2.4
Clocks
......................................................................................................................
2.4.1
Clock Sources
....................................................................................................
2.4.2
Clock Domains
...................................................................................................
2.4.3
Low Power Modes
...............................................................................................
2.4.4
Clock Test Mode
.................................................................................................
2.4.5
Embedded Trace Macrocell (ETM-R4)
........................................................................
2.4.6
Safety Considerations for Clocks
..............................................................................
2.5
System and Peripheral Control Registers
.............................................................................
2.5.1
Primary System Control Registers (SYS)
....................................................................
2.5.2
Secondary System Control Registers (SYS2)
...............................................................
2.5.3
Peripheral Central Resource (PCR) Control Registers
....................................................
3
Power Management Module (PMM)
.....................................................................................
3.1
Overview
...................................................................................................................
3.1.1
Main Features of the Power Management Module (PMM)
.................................................
3.1.2
Block Diagram
....................................................................................................
3.2
Power Domains
...........................................................................................................
3.3
PMM Operation
...........................................................................................................
3.3.1
Power Switch
.....................................................................................................
3.3.2
Power Domain State
............................................................................................
3.3.3
Default Power Domain State
...................................................................................
3.3.4
Disabling a Power Domain Permanently
.....................................................................
3.3.5
Changing Power Domain State
................................................................................
3.3.6
Reset Management
..............................................................................................
3.3.7
Diagnostic Power State Controller (PSCON)
................................................................
3.3.8
PSCON Compare Block
........................................................................................