Memory Organization
108
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Architecture
Table 2-6. PBIST Algorithm Mapping (continued)
No.
ALGO
Register
Value
Algorithm
Memories
Tested
Available
Background
Patterns
Valid RAM Groups
Valid RINFO
Register Value
16
0x00008000
pmos_open_slice2
Dual-port
0xFFFFFFFF,
0x00000000
10,12,13,19,23
0x00441A00
17
0x00010000
flip10
Dual-port
0xFFFFFFFF
3,4,5,7,8,9,10,11,12,13,14,
15,18,19,20,23,24,26
0x02CE7FDC
18
0x00020000
flip10
Single-port
0xFFFFFFFF
6,21,22,25,27,28
0x0D300020
19
0x00040000
iddq
Dual-port
0x00000000
3,4,5,7,8,9,10,11,12,13,14,
15,18,19,20,23,24,26
0x02CE7FDC
20
0x00080000
iddq
Single-port
0x00000000
6,21,22,25,27,28
0x0D300020
21
0x00100000
retention
Dual-port
0x00000000
3,4,5,7,8,9,10,11,12,13,14,
15,18,19,20,23,24,26
0x02CE7FDC
22
0x00200000
retention
Single-port
0x00000000
6,21,22,25,27,28
0x0D300020
23
0x00400000
iddq
Dual-port
0xFFFFFFFF
3,4,5,7,8,9,10,11,12,13,14,
15,18,19,20,23,24,26
0x02CE7FDC
24
0x00800000
iddq
Single-port
0xFFFFFFFF
6,21,22,25,27,28
0x0D300020
25
0x01000000
retention
Dual-port
0xFFFFFFFF
3,4,5,7,8,9,10,11,12,13,14,
15,18,19,20,23,24,26
0x02CE7FDC
26
0x02000000
retention
Single-port
0xFFFFFFFF
6,21,22,25,27,28
0x0D300020
27
0x04000000
iddqrowstripe
Dual-port
0x00000000
3,4,5,7,8,9,10,11,12,13,14,
15,18,19,20,23,24,26
0x02CE7FDC
28
0x08000000
iddqrowstripe
Single-port
0x00000000
6,21,22,25,27,28
0x0D300020
29
0x10000000
iddqrowstripe
Dual-port
0xFFFFFFFF
3,4,5,7,8,9,10,11,12,13,14,
15,18,19,20,23,24,26
0x02CE7FDC
30
0x20000000
iddqrowstripe
Single-port
0xFFFFFFFF
6,21,22,25,27,28
0x0D300020
31
0x40000000
powerup_invpowerup
Dual-port
0xAAAAAAAA
33,34,35,36,37,38,39,40,
41,42,43,44,45,46,47,48,
49,50,51
0x0007FFFF
32
0x80000000
powerup_invpowerup
Single-port
0xAAAAAAAA
52,53,54,55,56,57,58
0x03F80000
NOTE:
Recommended Memory Test Algorithm
March13 is the most recommended algorithm for the memory self-test.
For HCLK = 180 MHz, VCLK = 90 MHz, PBIST ROM_CLK = 90 MHz, the March13 algorithm takes 14.02
ms to run on all on-chip SRAMs.