.
.
.
TXBUF0
TXBUF1
TXBUF126
TXBUF127
Parity0
Parity1
0
31
Multi-Buffer RAM
Address
BASE+0x000h
BASE+0x1FFh
BASE+0x200h
BASE+0x3FFh
.
.
.
.
.
.
TXBUF0
TXBUF1
TXBUF126
TXBUF127
RXBUF0
RXBUF1
RXBUF126
RXBUF127
0
31
Multi-Buffer RAM
Address
BASE+0x000h
BASE+0x1FFh
BASE+0x200h
BASE+0x3FFh
Parity Memory
BASE+0x400h
BASE+0x7FFh
BASE - Base Address of Multi-Buffer RAM
Refer to specific Device Data sheet
for the actual value of BASE.
*
24
8
16
31
.
.
0
3
Parity127
Parity126
.
.
.
RXBUF0
RXBUF1
RXBUF126
RXBUF127
Parity0
Parity1
0
31
.
.
0
3
Parity127
Parity126
(Parity locations are not accessible by CPU)
TX Parity0
TX Parity1
0
* Shaded areas indicate they are physically not
present.
Memory Map During Normal Operation
Memory Map During Parity Test Mode
(Parity locations are accessible by CPU)
TX Parity126
TX Parity127
RX Parity0
RX Parity1
RX Parity126
RX Parity127
BASE+0x600h
BASE+0x5FFh
Parity Memory
1222
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Multi-Buffered Serial Peripheral Interface Module (MibSPI) with Parallel Pin
Option (MibSPIP)
Figure 24-79. Memory Map for Parity Locations During Normal and Test Mode