DCC Control Registers
399
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Dual-Clock Comparator (DCC) Module
11.4 DCC Control Registers
This section describes the dual-clock comparator (DCC) module control and status registers. The registers
support 8-bit, 16-bit or 32-bit writes and are aligned on a word (32-bit) boundary.
shows
address offsets from the module base address. The base address for the control registers is FFFF EC00h
for DCC1 and FFFF F400h for DCC2.
Table 11-1. DCC Control Registers
Offset
Acronym
Register Description
Section
00h
DCCGCTRL
DCC Global Control Register
04h
DCCREV
DCC Revision Id Register
08h
DCCCNT0SEED
DCC Counter0 Seed Register
0Ch
DCCVALID0SEED
DCC Valid0 Seed Register
10h
DCCCNT1SEED
DCC Counter1 Seed Register
14h
DCCSTAT
DCC Status Register
18h
DCCCNT0
DCC Counter0 Value Register
1Ch
DCCVALID0
DCC Valid0 Value Register
20h
DCCCNT1
DCC Counter1 Value Register
24h
DCCCNT1CLKSRC
DCC Counter1 Clock Source Selection Register
28h
DCCCNT0CLKSRC
DCC Counter0 Clock Source Selection Register