27
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
28.5.5
Receive Control Register (RXCONTROL)
.................................................................
28.5.6
Receive Teardown Register (RXTEARDOWN)
...........................................................
28.5.7
Transmit Interrupt Status (Unmasked) Register (TXINTSTATRAW)
...................................
28.5.8
Transmit Interrupt Status (Masked) Register (TXINTSTATMASKED)
.................................
28.5.9
Transmit Interrupt Mask Set Register (TXINTMASKSET)
...............................................
28.5.10
Transmit Interrupt Mask Clear Register (TXINTMASKCLEAR)
.......................................
28.5.11
MAC Input Vector Register (MACINVECTOR)
..........................................................
28.5.12
MAC End Of Interrupt Vector Register (MACEOIVECTOR)
...........................................
28.5.13
Receive Interrupt Status (Unmasked) Register (RXINTSTATRAW)
..................................
28.5.14
Receive Interrupt Status (Masked) Register (RXINTSTATMASKED)
................................
28.5.15
Receive Interrupt Mask Set Register (RXINTMASKSET)
..............................................
28.5.16
Receive Interrupt Mask Clear Register (RXINTMASKCLEAR)
........................................
28.5.17
MAC Interrupt Status (Unmasked) Register (MACINTSTATRAW)
...................................
28.5.18
MAC Interrupt Status (Masked) Register (MACINTSTATMASKED)
..................................
28.5.19
MAC Interrupt Mask Set Register (MACINTMASKSET)
................................................
28.5.20
MAC Interrupt Mask Clear Register (MACINTMASKCLEAR)
.........................................
28.5.21
Receive Multicast/Broadcast/Promiscuous Channel Enable Register (RXMBPENABLE)
.........
28.5.22
Receive Unicast Enable Set Register (RXUNICASTSET)
.............................................
28.5.23
Receive Unicast Clear Register (RXUNICASTCLEAR)
................................................
28.5.24
Receive Maximum Length Register (RXMAXLEN)
......................................................
28.5.25
Receive Buffer Offset Register (RXBUFFEROFFSET)
.................................................
28.5.26
Receive Filter Low Priority Frame Threshold Register (RXFILTERLOWTHRESH)
.................
28.5.27
Receive Channel Flow Control Threshold Registers (RX0FLOWTHRESH-RX7FLOWTHRESH)
28.5.28
Receive Channel Free Buffer Count Registers (RX0FREEBUFFER-RX7FREEBUFFER)
........
28.5.29
MAC Control Register (MACCONTROL)
.................................................................
28.5.30
MAC Status Register (MACSTATUS)
.....................................................................
28.5.31
Emulation Control Register (EMCONTROL)
.............................................................
28.5.32
FIFO Control Register (FIFOCONTROL)
.................................................................
28.5.33
MAC Configuration Register (MACCONFIG)
............................................................
28.5.34
Soft Reset Register (SOFTRESET)
.......................................................................
28.5.35
MAC Source Address Low Bytes Register (MACSRCADDRLO)
.....................................
28.5.36
MAC Source Address High Bytes Register (MACSRCADDRHI)
......................................
28.5.37
MAC Hash Address Register 1 (MACHASH1)
...........................................................
28.5.38
MAC Hash Address Register 2 (MACHASH2)
...........................................................
28.5.39
Back Off Test Register (BOFFTEST)
.....................................................................
28.5.40
Transmit Pacing Algorithm Test Register (TPACETEST)
..............................................
28.5.41
Receive Pause Timer Register (RXPAUSE)
.............................................................
28.5.42
Transmit Pause Timer Register (TXPAUSE)
............................................................
28.5.43
MAC Address Low Bytes Register (MACADDRLO)
....................................................
28.5.44
MAC Address High Bytes Register (MACADDRHI)
.....................................................
28.5.45
MAC Index Register (MACINDEX)
........................................................................
28.5.46
Transmit Channel DMA Head Descriptor Pointer Registers (TX0HDP-TX7HDP)
..................
28.5.47
Receive Channel DMA Head Descriptor Pointer Registers (RX0HDP-RX7HDP)
..................
28.5.48
Transmit Channel Completion Pointer Registers (TX0CP-TX7CP)
...................................
28.5.49
Receive Channel Completion Pointer Registers (RX0CP-RX7CP)
...................................
28.5.50
Network Statistics Registers
...............................................................................
29
Universal Serial Bus (USB)
...............................................................................................
29.1
Overview
..................................................................................................................
29.2
USB Host Controller
....................................................................................................
29.2.1
USB Open Host Controller Interface Functionality
........................................................
29.2.2
USB Host Controller Differences From OHCI Specification for USB
...................................
29.2.3
Implementation of OHCI Specification for USB
..........................................................
29.2.4
USB Host Controller Registers
..............................................................................