Revision History
1753
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Revision History
•
: Updated Description of Write = 1. (Interrupt will be disabled.)
...................................................
•
: Changed Description of HETPRY bit
................................................................................
•
: Added HWAG Registers section. Subsequent section, figures, and tables renumbered
....................
•
: Added cross references to instruction descriptions
................................................................
•
: Added OR instruction
..................................................................................................
•
: Corrected sub-opcodes for ADC, ADD, and XOR instructions
...................................................
•
: Added SUB to Set/Reset column for Zero flag (Z)
.................................................................
•
: Corrected register bit name for bit 6 (Init flag)
...................................................................
•
: Updated Description of CNT instruction. The data field [D31:7] is incremented unconditionally on each
execution of the instruction
...........................................................................................................
•
: Changed registers in Source and Destination(s) columns to register A, B, R, S, or T
........................
•
: Updated Description of RCNT instruction. For example, choosing M = 100 allows the input period to be
expressed as a percentage (%) of the reference period
..........................................................................
•
: High-End Timer Transfer Unit (HTU) Module
....................................................................
•
: Updated third bullet in fifth paragraph. Added per request
.......................................................
•
: Added fourth bullet in fifth paragraph
...............................................................................
•
: Updated first sentence in third paragraph
.....................................................................
•
: Updated fourth sentence in seventh paragraph. If the signal frequency would increase, then a wrong
pair [22,23] could be read
.............................................................................................................
•
: Updated second paragraph
........................................................................................
•
: Changed position of third rising edge in waveform
...............................................................
•
: Updated paragraph to include base addresses
....................................................................
•
: Corrected bit range of the Reserved bit to 31-10 and the INTTYPE0 bit to 9-8
...............................
•
: Corrected bit range of the Reserved bit to 31-10 and the INTTYPE1 bit to 9-8
...............................
•
: Changed 2 LSBs to 0
.................................................................................................
•
: Updated Description of STARTADDRESS1 bit. Added last sentence
..........................................
•
: Changed 2 LSBs to 0
.................................................................................................
•
: Updated Description of ENDADDRESS1 bit. Added last sentences
............................................
•
: Updated Description of CPNUM bit
..................................................................................
•
: Updated Description of CPNUM0 and CPNUM1 bits
............................................................
•
: Changed 2 LSBs to 0
...............................................................................................
•
: Updated Description of STARTADDRESS0 bit. Added last sentence
.........................................
•
: Changed 2 LSBs to 0
...............................................................................................
•
: Updated Description of ENDADDRESS0 bit. Added last sentences
...........................................
•
: Updated second paragraph to include base addresses
........................................................
•
: Updated paragraph
................................................................................................
•
: Corrected table title
...................................................................................................
•
: General-Purpose Input/Output (GIO) Module
..................................................................
•
: Corrected register names in second paragraph to GIOOFF1 and GIOOFF2
................................
•
: Moved figure location. Subsequent figures renumbered
.........................................................
•
: Changed description of Data direction in first bullet
...........................................................
•
: Changed description of Open drain in sixth bullet
.............................................................
•
: Changed description of Pull select in eighth bullet
............................................................
•
: Changed last sentence
............................................................................................
•
: Changed third and fourth paragraph
...............................................................................
•
: Updated Offset column
................................................................................................
•
: Deleted GIODIN[C-H], GIODOUT[C-H], GIODSET[C-H], GIODCLR[C-H], GIOPDR[C-H], GIOPULDIS[C-H],
and GIOPSL[C-H]
.....................................................................................................................
•
: Chnaged third sentence
...........................................................................................
•
: Changed paragraph
...............................................................................................
•
: Changed paragraph
...............................................................................................
•
: Changed paragraph
...............................................................................................
•
: Changed NOTE. Deleted first sentence
......................................................................
•
: Updated Description of Read = 1 and Write = 1 for all bits
.......................................................