System and Peripheral Control Registers
124
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Architecture
Table 2-18. Primary System Control Registers (continued)
Offset
Acronym
Register Description
Section
ACh
IMPFTADD
Imprecise Fault Write Address Register
B0h
SSIR1
System Software Interrupt Request 1 Register
B4h
SSIR2
System Software Interrupt Request 2 Register
B8h
SSIR3
System Software Interrupt Request 3 Register
BCh
SSIR4
System Software Interrupt Request 4 Register
C0h
RAMGCR
RAM Control Register
C4h
BMMCR1
Bus Matrix Module Control Register 1
C8h
Reserved
Reserved
CCh
CPURSTCR
CPU Reset Control Register
D0h
CLKCNTL
Clock Control Register
D4h
ECPCNTL
ECP Control Register
DCh
DEVCR1
DEV Parity Control Register 1
E0h
SYSECR
System Exception Control Register
E4h
SYSESR
System Exception Status Register
E8h
SYSTASR
System Test Abort Status Register
ECh
GLBSTAT
Global Status Register
F0h
DEVID
Device Identification Register
F4h
SSIVEC
Software Interrupt Vector Register
F8h
SSIF
System Software Interrupt Flag Register