Control Registers
1166
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Multi-Buffered Serial Peripheral Interface Module (MibSPI) with Parallel Pin
Option (MibSPIP)
Table 24-19. SPI Pin Control Register 6 (SPIPC6) Field Descriptions
Bit
Field
Value
Description
31-24
SOMIPDR
SPISOMI[x] open drain enable. This bit enables open drain capability for each SPISOMI[x] pin, if
the following conditions are met:
• SOMIDIRx = 1 (SPISOMI[x] pin is configured in GIO mode as an output pin)
• SOMIDOUTx = 1
Bit 11 or bit 24 can both be used to enable open-drain for SPISOMI[0]. If a 32-bit write is
performed, bit 11 will have priority over bit 24.
0
Output value on the SPISOMI[x] pin is logic 1.
1
Output pin SPISOMI[x] is in a high-impedance state.
23-16
SIMOPDR
SPISIMO[x] open drain enable. This bit enables open drain capability for each SPISIMO[x] pin, if
the following conditions are met:
• SIMODIRx = 1 (SPISIMO[x] pin is configured in GIO mode as an output pin)
• SIMODOUTx = 1
Bit 10 or bit 16 can both be used to enable open-drain for SPISIMO[0]. If a 32-bit write is
performed, bit 10 will have priority over bit 16.
0
Output value on the SPISIMO[x] pin is logic 1.
1
Output pin SPISIMO[x] is in a high-impedance state.
15-12
Reserved
0
Reads return 0. Writes have no effect.
11
SOMIPDR0
SPISOMI[0] open-drain enable. This bit enables open-drain capability for the SPISOMI[0] pin, if the
following conditions are met:
• SPISOMI[0] pin is configured in GIO mode as output pin
• Output value on SPISOMI[0] pin is logic 1
0
Output value on the SPISOMI[0] pin is logic 1.
1
Output pin SPISOMI[0] is in a high-impedance state.
10
SIMOPDR0
SPISIMO[0] open-drain enable. This bit enables open drain capability for the SPISIMO[0] pin, if the
following conditions are met:
• SPISIMO[0] pin is configured in GIO mode as output pin
• Output value on SPISIMO[0] pin is logic 1
0
Output value on the SPISIMO[0] pin is logic 1.
1
Output pin SPISIMO[0] is in a high-impedance state.
9
CLKPDR
SPICLK open drain enable. This bit enables open drain capability for the SPICLK pin, if the
following conditions are met:
• SPICLK pin is configured in GIO mode as an output pin
• SPICLKDOUT = 1
0
Output value on the SPICLK pin is logic 1.
1
Output pin SPICLK is in a high-impedance state.
8
ENAPDR
SPIENA open drain enable. This bit enables open drain capability for the SPIENA pin, if the
following conditions are met:
• SPIENA pin is configured in GIO mode as an output pin
• SPIENADOUT = 1
0
Output value on the SPIENA pin is logic 1.
1
Output pin SPIENA is in a high-impedance state.
7-0
SCSPDR
SPICS open drain enable. This bit enables open drain capability for each SPICS pin, if the following
conditions are met:
• SPICS pin is configured in GIO mode as an output pin
• SCSDOUT = 1
0
Output value on the SPICS pin is logic 1.
1
Output pin SPICS is in a high-impedance state.