Revision History
1743
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Revision History
Revision History
Changes from August 3, 2013 to February 28, 2018
......................................................................................................
Page
•
: Introduction
...............................................................................................................
•
: Added MIBSPI5_CLK signal
.............................................................................................
•
: Deleted EMIF_RnW signal
...............................................................................................
•
: Architecture
...............................................................................................................
•
: Rearranged sequence of terms. Added USB
...........................................................................
•
: Changed table. Added Access Mode column
...........................................................................
•
: In fourth paragraph, corrected starting address of bank 7 ECC from 0xF0200000 to 0xF010 0000
....
•
: Added USB
.................................................................................................................
•
: Changed table. Corrected values in Valid RAM Groups and Valid RINFO Register Value columns
..........
•
: Changed NHET2 RAM Address Range End to 0xFF45FFFF
.......................................................
•
: Added USB and Ethernet RAM (CPPI Memory Slave)
..............................................................
•
: Deleted table footnote (3). Subsequent footnotes renumbered
.....................................................
•
: Updated third sentence in second paragraph. Changed to minimum of 32 peripheral clock (VCLK)
cycles
....................................................................................................................................
•
: Updated Description of Debug reset. Changed DBG RST bit to WDRST bit
.....................................
•
: Updated Description of Watchdog reset
...............................................................................
•
: Changed Description of LF LPO and HF LPO
........................................................................
•
: Changed VCLKA3_S to VCLKA3
......................................................................................
•
: Changed Special Considerations description of VCLKA3_DIVR. Changed VCLKA3_S to VCLKA3
.........
•
: Added SEL_GIO_PIN field to CLKTEST register
....................................................................
•
: Changed signals on ECLK
.............................................................................................
•
: Added Embedded Trace Macrocell (ETM-R4) subsection. Subsequent subsections, figures, and tables
renumbered
.............................................................................................................................
•
: Updated paragraph
...................................................................................................
•
: Changed Description of bits for Value = 0 (Read) to enabled
.....................................................
•
: Added second paragraph to NOTE
.............................................................................
•
: Changed bit 5 to Reserved
............................................................................................
•
: Changed bit 5 to Reserved
.............................................................................................
•
: Corrected register bit name for bits 4, 3, 2, 1, and 0
...............................................................
•
: Changed bit 5 to Reserved
............................................................................................
•
: Changed bit 5 to Reserved
.............................................................................................
•
: Changed bit 5 to Reserved
............................................................................................
•
: Changed bit 5 to Reserved
.............................................................................................
•
: Changed Description of GHVSRC bit. Removed "on wakeup"
....................................................
•
: Changed bits 11-8 to Reserved
.......................................................................................
•
: Changed bits 11-8 to Reserved
........................................................................................
•
: Updated MSTGENA and MINITGENA values to Ah for MSIENA = 1
............................................
•
: Corrected Description of PLLMUL bit. Value = 0h is ×1, Value = 100h is ×2
...................................
•
: Corrected register bit fields
............................................................................................
•
: Changed table to reflect updated register bit fields
.................................................................
•
: Corrected register bit fields
............................................................................................
•
: Changed table to reflect updated register bit fields
.................................................................
•
: Changed Description of OSCFRQCONFIGCNT bit. Writes have no effect
......................................
•
: Changed Description of SEL_GIO_PIN and SEL_ECP_PIN bits. Changed VCLKA3_S to VCLKA3
........
•
: Updated reset value of DFTWRITE and DFTREAD bits to 2h
....................................................
•
: Corrected register bit name for bits 19-16
...........................................................................
•
: Changed Description of PLL1_FBSLIP_FILTER_ COUNT and PLL1_FBSLIP_FILTER_ KEY bits
..........
•
: Changed paragraph
...............................................................................................
•
: Added NOTE
.......................................................................................................