10
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
14.4.13
CRC Channel 1 Block Complete Timeout Preload Register B (CRC_BCTOPLD1)
..................
14.4.14
Channel 1 PSA Signature Low Register (PSA_SIGREGL1)
............................................
14.4.15
Channel 1 PSA Signature High Register (PSA_SIGREGH1)
...........................................
14.4.16
Channel 1 CRC Value Low Register (CRC_REGL1)
.....................................................
14.4.17
Channel 1 CRC Value High Register (CRC_REGH1)
....................................................
14.4.18
Channel 1 PSA Sector Signature Low Register (PSA_SECSIGREGL1)
..............................
14.4.19
Channel 1 PSA Sector Signature High Register (PSA_SECSIGREGH1)
.............................
14.4.20
Channel 1 Raw Data Low Register (RAW_DATAREGL1)
...............................................
14.4.21
Channel 1 Raw Data High Register (RAW_DATAREGH1)
..............................................
14.4.22
CRC Pattern Counter Preload Register 2 (CRC_PCOUNT_REG2)
...................................
14.4.23
CRC Sector Counter Preload Register 2 (CRC_SCOUNT_REG2)
....................................
14.4.24
CRC Current Sector Register 2 (CRC_CURSEC_REG2)
...............................................
14.4.25
CRC Channel 2 Watchdog Timeout Preload Register A (CRC_WDTOPLD2)
........................
14.4.26
CRC Channel 2 Block Complete Timeout Preload Register B (CRC_BCTOPLD2)
..................
14.4.27
Channel 2 PSA Signature Low Register (PSA_SIGREGL2)
............................................
14.4.28
Channel 2 PSA Signature High Register (PSA_SIGREGH2)
...........................................
14.4.29
Channel 2 CRC Value Low Register (CRC_REGL2)
.....................................................
14.4.30
Channel 2 CRC Value High Register (CRC_REGH2)
....................................................
14.4.31
Channel 2 PSA Sector Signature Low Register (PSA_SECSIGREGL2)
..............................
14.4.32
Channel 2 PSA Sector Signature High Register (PSA_SECSIGREGH2)
.............................
14.4.33
Channel 2 Raw Data Low Register (RAW_DATAREGL2)
...............................................
14.4.34
Channel 2 Raw Data High Register (RAW_DATAREGH2)
..............................................
14.4.35
Data Bus Selection Register (CRC_TRACE_BUS_SEL)
................................................
15
Vectored Interrupt Manager (VIM) Module
............................................................................
15.1
Overview
...................................................................................................................
15.2
Device Level Interrupt Management
...................................................................................
15.2.1
Interrupt Generation at the Peripheral
.......................................................................
15.2.2
Interrupt Handling at the CPU
.................................................................................
15.2.3
Software Interrupt Handling Options
.........................................................................
15.3
Interrupt Handling Inside VIM
...........................................................................................
15.3.1
VIM Interrupt Channel Mapping
...............................................................................
15.3.2
VIM Input Channel Management
.............................................................................
15.4
Interrupt Vector Table (VIM RAM)
......................................................................................
15.4.1
Interrupt Vector Table Operation
.............................................................................
15.4.2
Enabling and Controlling the VIM Parity
.....................................................................
15.4.3
Interrupt Vector Table Initialization
...........................................................................
15.4.4
Interrupt Vector Table Parity Testing
.........................................................................
15.5
VIM Wakeup Interrupt
....................................................................................................
15.6
Capture Event Sources
..................................................................................................
15.7
Examples
..................................................................................................................
15.7.1
Examples - Configure CPU To Receive Interrupts
.........................................................
15.7.2
Examples - Register Vector Interrupt and Index Interrupt Handling
.....................................
15.8
VIM Control Registers
....................................................................................................
15.8.1
Interrupt Vector Table Parity Flag Register (PARFLG)
...................................................
15.8.2
Interrupt Vector Table Parity Control Register (PARCTL)
.................................................
15.8.3
Address Parity Error Register (ADDERR)
...................................................................
15.8.4
Fall-Back Address Parity Error Register (FBPARERR)
....................................................
15.8.5
VIM Offset Vector Registers
...................................................................................
15.8.6
IRQ Index Offset Vector Register (IRQINDEX)
.............................................................
15.8.7
FIQ Index Offset Vector Registers (FIQINDEX)
............................................................
15.8.8
FIQ/IRQ Program Control Registers (FIRQPR[0:2])
.......................................................
15.8.9
Pending Interrupt Read Location Registers (INTREQ[0:2])
...............................................
15.8.10
Interrupt Enable Set Registers (REQENASET[0:2])
......................................................