* Dotted vertical lines indicate the receive edges for the Master
* ENABLE_HIGHZ is cleared to 0 in Slave SPI
VCLK
SPICLK
SPIENA
SPICS
SPISIMO
SPISOMI
M
a
s
t
e
r
S
la
v
e
Write to SPIDAT
Write to SPIDAT
* De-activation of SPIENA pin is controlled by the Slave.
SPISOMI
SPISIMO
SPICLK
SPIENA
VCLK
* Dotted vertical lines indicate the receive edges
Write to SPIDAT
MibSPI Pin Timing Parameters
1225
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Multi-Buffered Serial Peripheral Interface Module (MibSPI) with Parallel Pin
Option (MibSPIP)
Figure 24-83. SPI/MibSPI Pins During Master Mode 4-pin with SPIENA Configuration
Figure 24-84. SPI/MibSPI Pins During Master/Slave Mode with 5-pin Configuration