System and Peripheral Control Registers
126
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Architecture
2.5.1.3
SYS Pin Control Register 3 (SYSPC3)
The SYSPC3 register, shown in
and described in
, displays the logic state of the
ECLK pin when it is in GIO mode.
Figure 2-8. SYS Pin Control Register 3 (SYSPC3) [offset = 08h]
31
16
Reserved
R-0
15
1
0
Reserved
ECPCLKDIN
R-0
R-U
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset; -U = Undefined
Table 2-21. SYS Pin Control Register 3 (SYSPC3) Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
0
Reads return 0. Writes have no effect.
0
ECPCLKDIN
ECLK data in. This bit displays the logic state of the ECLK pin when it is configured to be in GIO
mode.
0
The ECLK pin is at logic low (0).
1
The ECLK pin is at logic high (1).
2.5.1.4
SYS Pin Control Register 4 (SYSPC4)
The SYSPC4 register, shown in
and described in
, controls the logic level output
function of the ECLK pin when when it is configured as an output in GIO mode.
Figure 2-9. SYS Pin Control Register 4 (SYSPC4) [offset = 0Ch]
31
16
Reserved
R-0
15
1
0
Reserved
ECPCLKDOUT
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 2-22. SYS Pin Control Register 4 (SYSPC4) Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
0
Reads return 0. Writes have no effect.
0
ECPCLKDOUT
ECLK data out write. This bit is only active when the ECLK pin is configured to be in GIO mode.
Writes to this bit will only take effect when the ECLK pin is configured as an output in GIO mode.
The current logic state of the ECLK pin will be displayed by this bit in both input and output GIO
mode.
0
The ECLK pin is driven to logic low (0).
1
The ECLK pin is driven to logic high (1).
Note: The ECLK pin is placed into GIO mode by setting the ECPCLKFUN bit to 0 in the
SYSPC1 register. The ECLK pin is placed in output mode by setting the ECPCLKDIR bit to 1
in the SYSPC2 register.