Control Registers
1718
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
RAM Trace Port (RTP)
31.4.3 RTP Global Status Register (RTPGSR)
This register provides status information of the module.
and
illustrate this
register.
Figure 31-11. RTP Global Status Register (RTPGSR) [offset = 08h]
31
16
Reserved
R-0
15
13
12
11
10
9
8
Reserved
EMPTYSER
EMPTYPER
Reserved
EMPTY2
EMPTY1
R-0
R-1
R-1
R-0
R-1
R-1
7
4
3
2
1
0
Reserved
OVFPER
Reserved
OVF2
OVF1
R-0
R/W1CP-0
R-0
R/W1CP-0
R/W1CP-0
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privileged mode only; -
n
= value after reset
Table 31-11. RTP Global Status Register (RTPGSR) [offset = 08h] Field Descriptions
Bit
Field
Value
Description
31-13
Reserved
0
Read returns 0. Writes have no effect.
12
EMPTYSER
Serializer empty. This bit determines if there is data left in the serializer.
0
Serializer holds data that is shifted out.
1
Serializer is empty.
11
EMPTYPER
Peripheral FIFO empty. This bit determines if there are entries left in the FIFO.
0
FIFO4 contains entries.
1
FIFO4 is empty.
10
Reserved
0
Read returns 0. Writes have no effect.
9
EMPTY2
RAM block 2 FIFO empty. This bit determines if there are entries left in the FIFO.
0
FIFO2 contains entries.
1
FIFO2 is empty.
8
EMPTY1
RAM block 1 FIFO empty. This bit determines if there are entries left in the FIFO.
0
FIFO1 contains entries.
1
FIFO1 is empty.
7-4
Reserved
0
Read returns 0. Writes have no effect.
3
OVFPER
Overflow peripheral FIFO.
This flag indicates that FIFO4 had all locations full and another attempt to
write data to it occurred. The bit will not be cleared automatically if the FIFO is emptied again. The bit
will stay set until the CPU clears it.
User and privilege mode (read):
0
No overflow occurred.
1
An overflow occurred.
Privilege mode (write):
0
Writing a zero to this bit has no effect.
1
The bit is cleared.
2
Reserved
0
Read returns 0. Writes have no effect.