STC Control Registers
353
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
CPU Self-Test Controller (STC) Module
8.4.7 Self-Test Fail Status Register (STCFSTAT)
This register is described in
and
Figure 8-9. Self-Test Fail Status Register (STCFSTAT) [offset = 18h]
31
8
Reserved
R-0
3
2
1
0
Reserved
TO_ERR
CPU2_FAIL
CPU1_FAIL
R-0
R/WP-0
R/WP-0
R/WP-0
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privilege mode only; -
n
= value after nPORST (power-on reset) or System reset
Table 8-10. Self-Test Fail Status Register (STCFSTAT) Field Descriptions
Bit
Field
Value
Description
31-3
Reserved
0
Read returns 0. Writes have no effect.
2
TO_ERR
Timeout Error
0
No time out error occurred.
1
Self-test run failed due to a timeout error.
1
CPU2_FAIL
CPU2 failure info
0
No MISR mismatch for CPU2.
1
Self-test run failed due to MISR mismatch for CPU2.
0
CPU1_FAIL
CPU1 failure info
0
No MISR mismatch for CPU1.
1
Self-test run failed due to MISR mismatch for CPU1.
NOTE:
The three status bits can be cleared to their default values on a write of 1 to the bits.
Additionally when the STC_ENA key in STCGCR1 is written from a disabled state to an
enabled state, the three status bits get cleared to their default values. This register gets reset
to its default value with power-on reset assertion.