STC Control Registers
354
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
CPU Self-Test Controller (STC) Module
8.4.8 CPU1 Current MISR Register (CPU1_CURMISR[3:0])
This register is described in
through
and
.
Figure 8-10. CPU1 Current MISR Register (CPU1_CURMISR3) [offset = 1Ch]
31
16
MISR[31:16]
R-0
15
0
MISR[15:0]
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Figure 8-11. CPU1 Current MISR Register (CPU1_CURMISR2) [offset = 20h]
31
16
MISR[63:48]
R-0
15
0
MISR[47:32]
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Figure 8-12. CPU1 Current MISR Register (CPU1_CURMISR1) [offset = 24h]
31
16
MISR[95:80]
R-0
15
0
MISR[79:64]
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Figure 8-13. CPU1 Current MISR Register (CPU1_CURMISR0) [offset = 28h]
31
16
MISR[127:112]
R-0
15
0
MISR[111:96]
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 8-11. CPU1 Current MISR Register (CPU1_CURMISR[3:0]) Field Descriptions
Bit
Field
Description
127-0
MISR
MISR data from CPU1
This register contains the MISR data from the CPU1 for the most recent interval. This value is compared
with the GOLDEN MISR value copied from ROM.
NOTE:
This register gets reset to its default value with power-on or system reset assertion.