STC Control Registers
355
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
CPU Self-Test Controller (STC) Module
8.4.9 CPU2_CURMISR[3:0] (CPU2 Current MISR Register)
This register is described in
through
and
.
Figure 8-14. CPU2 Current MISR Register (CPU2_CURMISR3) [offset = 2Ch]
31
16
MISR[31:16]
R-0
15
0
MISR[15:0]
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Figure 8-15. CPU2 Current MISR Register (CPU2_CURMISR2) [offset = 30h]
31
16
MISR[63:48]
R-0
15
0
MISR[47:32]
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Figure 8-16. CPU2 Current MISR Register (CPU2_CURMISR1) [offset = 34h]
31
16
MISR[95:80]
R-0
15
0
MISR[79:64]
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Figure 8-17. CPU2 Current MISR Register (CPU2_CURMISR0) [offset = 38h]
31
16
MISR[127:112]
R-0
15
0
MISR[111:96]
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 8-12. CPU2 Current MISR Register (CPU2_CURMISR[3:0]) Field Descriptions
Bit
Field
Description
127-0
MISR
MISR data from CPU2
This register contains the MISR data from the CPU2 for the most recent interval. This value is compared
with the GOLDEN MISR value copied from ROM.
NOTE:
This register gets reset to its default value with power-on or system reset assertion.