ML620Q503/Q504 User’s Manual
Appendix A Registers
FEUL620Q504
A-6
Address
[H]
Name
Symbol
(Byte)
Symbol
(Word)
R/W
Size
Initial value
[H]
0F47A
FTM3 interrupt status register
FT3INTSL
FT3INTS
R
8/16
00
0F47B
FT3INTSH
R
8
00
0F47C
FTM3 interrupt clear register
FT3INTCL
FT3INTC
W
8/16
00
0F47D
FT3INTCH
W
8
00
0F480
FTM output 01 select register
FTO0SL
FTO01SL
R/W
8/16
00
0F481
FTO1SL
R/W
8
00
0F482
FTM output 23 select register
FTO2SL
FTO23SL
R/W
8/16
00
0F483
FTO3SL
R/W
8
00
0F484
FTM output 45 select register
FTO4SL
FTO45SL
R/W
8/16
00
0F485
FTO5SL
R/W
8
00
0F486
FTM output 67 select register
FTO6SL
FTO67SL
R/W
8/16
00
0F487
FTO7SL
R/W
8
00
0F488
FTM output 89 select register
FTO8SL
FTO89SL
R/W
8/16
00
0F489
FTO9SL
R/W
8
00
0F48A
FTM output AB select register
FTOASL
FTOABSL
R/W
8/16
00
0F48B
FTOBSL
R/W
8
00
0F48C
FTM output CD select register
FTOCSL
FTOCDSL
R/W
8/16
00
0F48D
FTODSL
R/W
8
00
0F48E
FTM output EF select register
FTOESL
FTOEFSL
R/W
8/16
00
0F48F
FTOFSL
R/W
8
00
0F700
Serial port 0 transmit/receive buffer
SIO0BUFL
SIO0BUF
R/W
8/16
00
0F701
SIO0BUFH
R/W
8
00
0F702
Serial port 0 control register
SIO0CON
–
R/W
8
00
0F704
Serial port 0 mode register
SIO0MOD0
SIO0MOD
R/W
8/16
00
0F705
SIO0MOD1
R/W
8
00
0F710
UART0 receive buffer
UA0BUF
–
R/W
8
00
0F711
UART0 control register
UA0CON
–
R/W
8
00
0F712
UART0 mode register
UA0MOD0
UA0MOD
R/W
8/16
00
0F713
UA0MOD1
R/W
8
00
0F714
UART0 baud rate register
UA0BRTL
UA0BRT
R/W
8/16
FF
0F715
UA0BRTH
R/W
8
0F
0F716
UART0 receive status register
UA0STAT
–
R/W
8
00
0F718
UART0 transmit buffer
UA1BUF
–
R/W
8
00
0F719
UART0 transmit monitor register
UA1CON
–
R/W
8
00
0F71E
UART0 transmit status register
UA1STAT
–
R/W
8
00
0F740
I
2
C bus 0 receive data register
I2C0RD
–
R
8
00
0F742
I
2
C bus 0 slave address regisiter
I2C0SA
–
R/W
8
00
0F744
I
2
C bus 0 transmit data register
I2C0TD
–
R/W
8
00
0F746
I
2
C bus 0 control register
I2C0CON0
I2C0CON
R/W
8/16
00
0F747
I2C0CON1
R/W
8
00
0F748
I
2
C bus 0 mode register
I2C0MODL
I2C0MOD
R/W
8/16
00
0F749
I2C0MODH
R/W
8
02
0F74A
I
2
C bus 0 status register
I2C0STAL
I2C0STA
R
8/16
00
0F74B
I2C0STAH
R
8
00
0F750
I
2
C bus 1 receive data register
I2C1RD
–
R
8
00
0F752
I
2
C bus 1 slave address regisiter
I2C1SA
–
R/W
8
00
Summary of Contents for LAPIS SEMICONDUCTOR ML620Q503
Page 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Page 18: ...Chapter 1 Overview...
Page 32: ...Chapter 2 CPU and Memory Space...
Page 44: ...Chapter 3 Reset Function...
Page 50: ...Chapter 4 Power Management...
Page 70: ...Chapter 5 Interrupts...
Page 134: ...Chapter 6 Clock Generation Circuit...
Page 161: ...Chapter 7 Time Base Counter...
Page 170: ...Chapter 8 Timers...
Page 183: ...Chapter 9 Function Timer FTM...
Page 231: ...Chapter 10 Watchdog Timer...
Page 239: ...Chapter 11 Synchronous Serial Port SSIO...
Page 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Page 283: ...Chapter 13 UART...
Page 303: ...Chapter 14 UART with FIFO UARTF...
Page 327: ...Chapter 15 I2 C Bus Interface...
Page 344: ...Chapter 16 Port XT...
Page 350: ...Chapter 17 Port 0...
Page 361: ...Chapter 18 Port 1...
Page 368: ...Chapter 19 Port2...
Page 379: ...Chapter 20 Port 3...
Page 395: ...Chapter 21 Port 4...
Page 410: ...Chapter 22 Port 5...
Page 426: ...Chapter 23 Melody Driver...
Page 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Page 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Page 479: ...Chapter 26 Analog Comparator...
Page 489: ...Chapter 27 Flash Memory Control...
Page 505: ...Chapter 28 Voltage Level Supervisor VLS...
Page 517: ...Chapter 29 LLD circuit...
Page 519: ...Chapter 30 On Chip Debug Function...
Page 522: ...Appendixes...
Page 552: ...Revision History...