ML620Q503/Q504 User’s Manual
Contents
FEUL620Q504 contents–11
25.2.2 SA-ADC Result Register n (SADRn) n=0 to 9, A, B ............................................... 25-4
25.2.3 SA-ADC Control Register 0(SADCON0) ................................................................ 25-5
25.2.4 SA-ADC Control Register1 (SADCON1) ................................................................ 25-7
25.2.5 SA-ADC Enable Register (SADEN)........................................................................ 25-8
25.2.6 SA-ADC Touch Sensor Register (SADTCH) .......................................................... 25-9
25.2.7 SA-ADC Trigger Register (SADTRG) ................................................................... 25-10
25.2.8 SA-ADC Accuracy Control Register (SADCVT) ................................................... 25-12
25.3 Description of Operation
.......................................................................................................
25-
13
25.3.1 Setting of A/D Conversion Channels .................................................................... 25-13
25.3.2 Operation of the Successive Approximation Type A/D Converter ....................... 25-14
25.3.3 Capacitive Touch sensor mode operation ............................................................ 25-15
25.3.4 Notes on Use of SA-ADC ..................................................................................... 25-16
Chapter 26
26. Analog Comparator....................................................................................................................... 26-1
26.1 Overview
..................................................................................................................................
26-
1
26.1.1 Features .................................................................................................................. 26-1
26.1.2 Configuration ........................................................................................................... 26-1
26.1.3 List of Pins .............................................................................................................. 26-1
26.2 Description of Registers
..........................................................................................................
26-
2
26.2.1 List of Registers ...................................................................................................... 26-2
26.2.2 Comparator n Control Register (CMPnCON : n=0,1) .......................................... 26-3
26.2.3 Comparator n mode Registers (CMPnMOD : n=0,1) ............................................. 26-4
26.3 Function description
................................................................................................................
26-
6
26.3.1 Comparator function ............................................................................................... 26-6
26.3.2 Supervisor mode
.........................................................................................................
26-
6
26.3.3 Single mode
................................................................................................................
26-
7
26.3.4 Singlemonitor mode
....................................................................................................
26-
9
Chapter 27
27. Flash Memory Control .................................................................................................................. 27-1
27.1 General Description
................................................................................................................
27-
1
27.1.1 Features .................................................................................................................. 27-1
27.2 Description of Registers
..........................................................................................................
27-
2
27.2.1 List of Registers ...................................................................................................... 27-2
27.2.2 Flash Address Register (FLASHA) ......................................................................... 27-3
27.2.3 Flash Data Register (FLASHD) .............................................................................. 27-4
27.2.4 Flash Control Register (FLASHCON) ..................................................................... 27-5
27.2.5 Flash Acceptor (FLASHACP) ................................................................................. 27-6
27.2.6 Flash Segment Register (FLASHSEG) .................................................................. 27-6
27.2.7 Flash Self Register (FLASHSLF) ............................................................................ 27-7
27.2.8 Remap Address Register (REMAPADD) ............................................................... 27-8
27.3 Description of Operation
.........................................................................................................
27-
9
27.3.1 Address Setting for Erase ..................................................................................... 27-10
27.3.2 Data Flash Rewriting ............................................................................................ 27-11
27.3.3 Program Memory Rewrite (ISP Function) ............................................................ 27-11
27.3.4 Boot Area Remap Function by Software .............................................................. 27-12
27.3.5 Boot Area Remap Function by Hardware ............................................................. 27-13
27.3.6 Notes of the program after remapping ................................................................. 27-14
27.3.7 Sample Program ................................................................................................... 27-15
Summary of Contents for LAPIS SEMICONDUCTOR ML620Q503
Page 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Page 18: ...Chapter 1 Overview...
Page 32: ...Chapter 2 CPU and Memory Space...
Page 44: ...Chapter 3 Reset Function...
Page 50: ...Chapter 4 Power Management...
Page 70: ...Chapter 5 Interrupts...
Page 134: ...Chapter 6 Clock Generation Circuit...
Page 161: ...Chapter 7 Time Base Counter...
Page 170: ...Chapter 8 Timers...
Page 183: ...Chapter 9 Function Timer FTM...
Page 231: ...Chapter 10 Watchdog Timer...
Page 239: ...Chapter 11 Synchronous Serial Port SSIO...
Page 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Page 283: ...Chapter 13 UART...
Page 303: ...Chapter 14 UART with FIFO UARTF...
Page 327: ...Chapter 15 I2 C Bus Interface...
Page 344: ...Chapter 16 Port XT...
Page 350: ...Chapter 17 Port 0...
Page 361: ...Chapter 18 Port 1...
Page 368: ...Chapter 19 Port2...
Page 379: ...Chapter 20 Port 3...
Page 395: ...Chapter 21 Port 4...
Page 410: ...Chapter 22 Port 5...
Page 426: ...Chapter 23 Melody Driver...
Page 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Page 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Page 479: ...Chapter 26 Analog Comparator...
Page 489: ...Chapter 27 Flash Memory Control...
Page 505: ...Chapter 28 Voltage Level Supervisor VLS...
Page 517: ...Chapter 29 LLD circuit...
Page 519: ...Chapter 30 On Chip Debug Function...
Page 522: ...Appendixes...
Page 552: ...Revision History...