ML620Q503/Q504 User's Manual
Chapter 12 Synchronous Serial Port with FIFO
FEUL620Q504 12–5
•
SF0LSB
(bit 4)
SF0LSB sets the data transfer order.
SF0LSB
Description
0
LSB first (initial value)
1
MSB first
•
SF0CPHA
(bit 5)
SF0CPHA sets the serial clock phase.
SF0CPHA
Description
0
The data is sampled at the first edge and shifted at the second edge (initial value)
1
The data is shifted at the first edge and sampled at the second edge
•
SF0CPOL
(bit 6)
SF0CPOL sets the serial clock polarity.
SF0CPOL
Description
0
Serial clock default is "0" ("0" during transmission/reception)(initial value)
1
Serial clock default is "1" ("1" during transmission/reception)
•
SF0FICL
(bit 8)
SF0FICL sets the FIFO clearance. After clearance, set this to "0".
SF0FICL
Description
0
None (initial value)
1
Clear the receive/transmit byte (word) count
•
SF0SSZ
(bit 9)
SF0SSZ sets the SSF0 output control.
SF0SSZ
Description
0
0/1 output (initial value)
1
Hi-Z
•
SF0SOZ
(bit 10)
SF0SOZ sets the SOUTF0 output control when SSF0 = 1.
SF0SOZ
Description
0
0/1 output (initial value)
1
Hi-Z
•
SF0MOZ
(bit 11)
SF0MOZ sets the SOUTF0, SCKF0 output control.
SF0MOZ
Description
0
0/1 output (initial value)
1
Hi-Z
Summary of Contents for LAPIS SEMICONDUCTOR ML620Q503
Page 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Page 18: ...Chapter 1 Overview...
Page 32: ...Chapter 2 CPU and Memory Space...
Page 44: ...Chapter 3 Reset Function...
Page 50: ...Chapter 4 Power Management...
Page 70: ...Chapter 5 Interrupts...
Page 134: ...Chapter 6 Clock Generation Circuit...
Page 161: ...Chapter 7 Time Base Counter...
Page 170: ...Chapter 8 Timers...
Page 183: ...Chapter 9 Function Timer FTM...
Page 231: ...Chapter 10 Watchdog Timer...
Page 239: ...Chapter 11 Synchronous Serial Port SSIO...
Page 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Page 283: ...Chapter 13 UART...
Page 303: ...Chapter 14 UART with FIFO UARTF...
Page 327: ...Chapter 15 I2 C Bus Interface...
Page 344: ...Chapter 16 Port XT...
Page 350: ...Chapter 17 Port 0...
Page 361: ...Chapter 18 Port 1...
Page 368: ...Chapter 19 Port2...
Page 379: ...Chapter 20 Port 3...
Page 395: ...Chapter 21 Port 4...
Page 410: ...Chapter 22 Port 5...
Page 426: ...Chapter 23 Melody Driver...
Page 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Page 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Page 479: ...Chapter 26 Analog Comparator...
Page 489: ...Chapter 27 Flash Memory Control...
Page 505: ...Chapter 28 Voltage Level Supervisor VLS...
Page 517: ...Chapter 29 LLD circuit...
Page 519: ...Chapter 30 On Chip Debug Function...
Page 522: ...Appendixes...
Page 552: ...Revision History...