ML620Q503/Q504 User’s Manual
Contents
FEUL620Q504 contents–5
9.3.7 Event/Emergency Stop Trigger Control .................................................................... 9-42
9.3.7.1
Trigger Signal
..................................................................................................... 9-42
9.3.7.2 Start/Stop Operations by EventTrigger
............................................................ 9-43
9.3.7.3 Emergency StopOperation
............................................................................... 9-43
9.3.8 Output at Counter Stop ............................................................................................. 9-45
9.3.9 Changing Period, Event A/B, and Dead Time during Operation .............................. 9-46
9.3.10 Interrupt Source ...................................................................................................... 9-47
Chapter 10
10. Watchdog Timer ........................................................................................................................... 10-1
10.1 Overview
.................................................................................................................................. 10-1
10.1.1 Features .................................................................................................................. 10-1
10.1.2 Configuration ........................................................................................................... 10-1
10.2 Description of Registers
.......................................................................................................... 10-2
10.2.1 List of Registers ...................................................................................................... 10-2
10.2.2 Watchdog Timer Control Register (WDTCON) ...................................................... 10-3
10.2.3 Watchdog Timer Mode Register (WDTMOD) ......................................................... 10-4
10.3 Description of Operation
......................................................................................................... 10-5
10.3.1 The process example when not using Watchdog Timer ........................................ 10-7
Chapter 11
11. Synchronous Serial Port ............................................................................................................... 11-1
11.1 Overview
.................................................................................................................................. 11-1
11.1.1 Features .................................................................................................................. 11-1
11.1.2 Configuration ........................................................................................................... 11-1
11.1.3 List of Pins .............................................................................................................. 11-1
11.2
Description of Registers
.......................................................................................................... 11-2
11.2.1 List of Registers ...................................................................................................... 11-2
11.2.2 Serial Port 0 Transmit/Receive Buffers (SIO0BUF) ............................................... 11-3
11.2.3 Serial Port Control Register (SIO0CON) ................................................................ 11-4
11.2.4 Serial Port Mode Register (SIO0MOD) ................................................................ 11-5
11.3 Description of Operation
......................................................................................................... 11-7
11.3.1 Transmit Operation ................................................................................................. 11-7
11.3.2 Receive Operation .................................................................................................. 11-9
11.3.3 Transmit/Receive Operation ................................................................................. 11-11
11.3.4 Pin Settings ........................................................................................................... 11-11
Chapter 12
12. Synchronous Serial Port with FIFO (SSIOF) ................................................................................ 12-1
12.1 General Description
................................................................................................................
12-
1
12.1.1 Features .................................................................................................................. 12-1
12.1.2 Configuration ........................................................................................................... 12-2
12.1.3 List of Pins .............................................................................................................. 12-2
12.2 Description of Registers
..........................................................................................................
12-
3
12.2.1 List of Registers ...................................................................................................... 12-3
12.2.2 SIOF0 Control Register (SF0CTRL) ....................................................................... 12-4
12.2.3 SIOF0 Interrupt Control Register (SF0INTC) ......................................................... 12-6
12.2.4 SIOF0 Transfer Interval Control Register (SF0TRAC) ........................................... 12-8
12.2.5 SIOF0 Baud Rate Register (SF0BRR) ................................................................... 12-9
12.2.6 SIOF0 Status Register (SF0SRR) ........................................................................ 12-11
12.2.7 SIOF0 Status Clear Register (SF0SRC) .............................................................. 12-14
12.2.8 SIOF0 FIFO Status Register (SF0FSR) ............................................................... 12-16
12.2.9 SIOF0 Write Data Register (SF0DWR) ................................................................ 12-17
12.2.10 SIOF0 Read Data Register (SF0DRR) ............................................................... 12-18
Summary of Contents for LAPIS SEMICONDUCTOR ML620Q503
Page 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Page 18: ...Chapter 1 Overview...
Page 32: ...Chapter 2 CPU and Memory Space...
Page 44: ...Chapter 3 Reset Function...
Page 50: ...Chapter 4 Power Management...
Page 70: ...Chapter 5 Interrupts...
Page 134: ...Chapter 6 Clock Generation Circuit...
Page 161: ...Chapter 7 Time Base Counter...
Page 170: ...Chapter 8 Timers...
Page 183: ...Chapter 9 Function Timer FTM...
Page 231: ...Chapter 10 Watchdog Timer...
Page 239: ...Chapter 11 Synchronous Serial Port SSIO...
Page 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Page 283: ...Chapter 13 UART...
Page 303: ...Chapter 14 UART with FIFO UARTF...
Page 327: ...Chapter 15 I2 C Bus Interface...
Page 344: ...Chapter 16 Port XT...
Page 350: ...Chapter 17 Port 0...
Page 361: ...Chapter 18 Port 1...
Page 368: ...Chapter 19 Port2...
Page 379: ...Chapter 20 Port 3...
Page 395: ...Chapter 21 Port 4...
Page 410: ...Chapter 22 Port 5...
Page 426: ...Chapter 23 Melody Driver...
Page 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Page 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Page 479: ...Chapter 26 Analog Comparator...
Page 489: ...Chapter 27 Flash Memory Control...
Page 505: ...Chapter 28 Voltage Level Supervisor VLS...
Page 517: ...Chapter 29 LLD circuit...
Page 519: ...Chapter 30 On Chip Debug Function...
Page 522: ...Appendixes...
Page 552: ...Revision History...