ML620Q503/Q504 User's Manual
Chapter 27
Flash Memory Control
FEUL620Q504 27-
10
27.3.1 Address Setting for Erase
Table 27-1 Address Setting Values for Block Erase
Area for block erase
FLASHSEG
FLASHAH
Segment
Address
SEG
2
SEG
1
SEG
0
FA
15
FA
14
FA
13
FA
12
FA
11
FA
10
FA
9
FA
8
Segment 0
0:0000H
to
0:1FFFH
0
0
0
0
0
0
0
0
0
0
0
0:2000H
to
0:3FFFH
0
0
0
0
0
1
0
0
0
0
0
0:4000H
to
0:5FFFH
0
0
0
0
1
0
0
0
0
0
0
0:6000H
to
0:7FFFH
0
0
0
0
1
1
0
0
0
0
0
0:8000H
to
0:9FFFH
0
0
0
1
0
0
0
0
0
0
0
0:A000H
to
0:BFFFH
0
0
0
1
0
1
0
0
0
0
0
0:C000H
to
0:DFFFH
0
0
0
1
1
0
0
0
0
0
0
Segment 7
7:0000H
to
7:07FFH
1
1
1
0
0
0
0
0
0
0
0
Table 27-2 Address Setting Values for Sector Erase
Area for sector erase
FLASHSEG
FLASHAH
Segment
Address
SEG
2
SEG
1
SEG
0
FA
15
FA
14
FA
13
FA
12
FA
11
FA
10
FA
9
FA
8
0:0000H
to
0:03FFH
0
0
0
0
0
0
0
0
0
0
0
0:0400H
to
0:07FFH
0
0
0
0
0
0
0
0
1
0
0
0:0800H
to
0:0BFFH
0
0
0
0
0
0
0
1
0
0
0
Segment 0
:
:
0:F000H
to
0:F3FFH
0
0
0
1
1
1
1
0
0
0
0
0:F400H
to
0:F7FFH
0
0
0
1
1
1
1
0
1
0
0
0:F800H
to
0:FBFFH
0
0
0
1
1
1
1
1
0
0
0
Segment 7
7:0000H
to
7:03FFH
1
1
1
0
0
0
0
0
0
0
0
7:0400H
to
7:07FFH
1
1
1
0
0
0
0
0
1
0
0
[Note]
ML620Q503:
•For 0:6000H to 0:7BFFH, only the sector erase is available.
•0:7E00H to 0:7FFFH cannot be erased.
•0:8000H to 0:FFFFH cannot be used.
ML620Q504:
•For 0:E000H to 0:FBFFH, only the sector erase is available.
•0:FE00H to 0:FFFFH cannot be erased.
Summary of Contents for LAPIS SEMICONDUCTOR ML620Q503
Page 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Page 18: ...Chapter 1 Overview...
Page 32: ...Chapter 2 CPU and Memory Space...
Page 44: ...Chapter 3 Reset Function...
Page 50: ...Chapter 4 Power Management...
Page 70: ...Chapter 5 Interrupts...
Page 134: ...Chapter 6 Clock Generation Circuit...
Page 161: ...Chapter 7 Time Base Counter...
Page 170: ...Chapter 8 Timers...
Page 183: ...Chapter 9 Function Timer FTM...
Page 231: ...Chapter 10 Watchdog Timer...
Page 239: ...Chapter 11 Synchronous Serial Port SSIO...
Page 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Page 283: ...Chapter 13 UART...
Page 303: ...Chapter 14 UART with FIFO UARTF...
Page 327: ...Chapter 15 I2 C Bus Interface...
Page 344: ...Chapter 16 Port XT...
Page 350: ...Chapter 17 Port 0...
Page 361: ...Chapter 18 Port 1...
Page 368: ...Chapter 19 Port2...
Page 379: ...Chapter 20 Port 3...
Page 395: ...Chapter 21 Port 4...
Page 410: ...Chapter 22 Port 5...
Page 426: ...Chapter 23 Melody Driver...
Page 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Page 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Page 479: ...Chapter 26 Analog Comparator...
Page 489: ...Chapter 27 Flash Memory Control...
Page 505: ...Chapter 28 Voltage Level Supervisor VLS...
Page 517: ...Chapter 29 LLD circuit...
Page 519: ...Chapter 30 On Chip Debug Function...
Page 522: ...Appendixes...
Page 552: ...Revision History...