GD32W51x User Manual
10
Channel x peripheral base address register (DMA_CHxPADDR) ................................. 344
Channel x memory 0 base address register (DMA_CHxM0ADDR)............................... 345
Channel x memory 1 base address register (DMA_CHxM1ADDR)............................... 346
........................................................................... 351
Debug hold function description
........................................................................ 352
Debug support for TIMER, I2C, WWDGT, FWDGT and RTC ....................................... 353
.................................................................................... 359
.............................................................................................. 360