GD32W51x User Manual
343
Softw are set and clear.
0: Disable circular mode.
1: Enable circular mode
This bit can NOT be w ritten w hen
CHEN is ‘1’.
This bit is automatically locked as ‘0’ by hardw are immediately after enable CHEN
if TFCS is configured to ‘1’.
This bit is automatically locked as ‘1’ by hardw are immediately after enable CHEN
if SBMEN is configured to ‘1’.
7:6
TM[1:0]
Transfer mode
Softw are set and clear.
00: Read from peripheral and w rite to memory
01: Read from memory and w rite to peripheral
10: Read from memory and w rite to memory
11: Reserved
These bits can NOT be w ritten w hen CHEN is ‘1’.
5
TFCS
Transfer flow controller select
Softw are set and clear.
0: DMA is selected as the transfer flow controller
1: Peripheral is selected as the transfer flow controller
This bit can NOT be w ritten w hen CHEN is ‘1’.
4
FTFIE
Enable bit for full transfer finish interrupt
Softw are set and clear.
0:Disable full transfer finish interrupt
1:Enable full transfer finish interrupt
3
HTFIE
Enable bit for half transfer finish interrupt
Softw are set and clear.
0: Disable half transfer finish interrupt
1: Enable half transfer finish interrupt
2
TAEIE
Enable bit for tranfer access error interrupt
Softw are set and clear.
0: Disable tranfer access error interrupt
1: Enable tranfer access error interrupt
1
SDEIE
Enable bit for single data mode exception interrupt
Softw are set and clear.
0: Disable single data mode exception interrupt
1: Enable single data mode exception interrupt
0
CHEN
Channel enable
Softw are set, hardw are clear.
0: Disable channel
1: Enable channel