GD32W51x User Manual
741
Bits
Fields
Descriptions
31:0
ADDR[31:0]
Address
Address to be send to the external Flash memory
This bits can only be w ritten w hen BUSY = 0 and memory -mapped mode is not
configured.
22.11.8.
Alternate bytes register (QSPI_ALTE)
Address offset: 0x1C
Reset value: 0x0000 0000
This register can be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ALTE[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ALTE[15:0]
rw
Bits
Fields
Descriptions
31:0
ALTE[31:0]
Alternate Bytes
Optional data to be send to the flash memory.
This field can be w ritten only w hen BUSY = 0
22.11.9.
Data register (QSPI_DATA)
Address offset: 0x20
Reset value: 0x0000 0000
This register can be accessed by word/half word/byte.(32-bits/16-bits/8-bits)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DATA[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DATA[15:0]
rw
Bits
Fields
Descriptions
31:0
DATA[31:0]
Data
Data to be transferred through the flash memory.
In indirect w rite mode, data w ritten to this register is stored on the FIFO before sent
to the Flash memory. If the FIFO is full, a w rite operation is stalled until the FIFO