GD32W51x User Manual
810
1: CE-ATA enable
13
NINTEN
No CE-ATA Interrupt (CE-ATA only)
This bit defines if there is CE-ATA interrupt or not. This bit is only used w hen CE-
ATA card.
0: CE-ATA interrupt enable
1: CE_ATA interrupt disable
12
ENCMDC
CMD completion signal enabled (CE-ATA only)
This bit defines if there is command completion signal or not in CE-ATA card.
0: no completion signal
1: have completion signal
11
SUSPEND
SD I/O suspend command(SD I/O only)
This bit defines w hether the CSM to send a suspend command or not. This bit is
only used for SDIO card.
0: no effect
1: suspend command
10
CSMEN
Command state machine (CSM) enable bit
0: Command state machine disable (stay on CS_Idle)
1: Command state machine enable
9
WAITDEND
Waits for ends of data transfer.
If this bit is set, the command state machine starts to send a command must w ait
the end of data transfer.
0: no effect
1: Wait the end of data transfer
8
INTWAIT
Interrupt w ait instead of timeout
This bit defines the command state machine to w ait card interrupt at CS_Wait state
in command state machine. If this bit is set, no command w ait timeout generated.
0: Not w ait interrupt.
1: Wait interrupt.
7:6
CMDRESP[1:0]
Command response type bits
These bits define the response type after sending a command message.
00: No response
01: Short response
10: No response
11: Long response
5:0
CMDIDX[5:0]
Command index
This field defines the command index to be sent to SDIO card.
Note:
Betw een Tw o w rite accesses to this register, it needs at least 3 SDIOCLK + 2 pclk2 w hich used
to sync the registers to SDIOCLK clock domain.