GD32W51x User Manual
547
31:13
Reserved
Must be kept at reset value.
12:8
DMATC [4:0]
DMA transfer count
This filed is defined the number of DMA w ill access(R/W) the register of
TIMERx_DMA TB
7:5
Reserved
Must be kept at reset value.
4:0
DMATA [4:0]
DMA transfer access start address
This filed define the first address for the DMA access the TIMERx_DMA TB. When
access is done through the TIMERx_DMA address first time, this bit-field specifies
the address you just access. And then the second access to the TIMERx_DMA T B,
you w ill access the address of start a 0x4.
5’b0_0000: TIMERx_CTL0
5’b0_0001: TIMERx_CTL1
…
In a w ord: Start Address = TIMERx_CTL0 + DMASAR*4
DMA transfer buffer register (TIMERx_DMATB)
Address offset: 0x4C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DMATB[15:0]
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
DMATB[15:0]
DMA transfer buffer
When a read or w rite operation is assigned to this register, the register located at
the address range (Start Addr + Transfer Timer* 4) w ill be accessed.
The transfer Timer is calculated by hardw are, and ranges from 0 to DMATC.
Channel input remap register(TIMERx_IRMP)(x=4)
Address offset: 0x50
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)