GD32W51x User Manual
192
11
WWDGTSPEN
WWDGT clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled WWDGT clock w hen sleep mode
1: Enabled WWDGT clock w hen sleep mode
10:5
Reserved
Must be kept at reset value.
4
TIMER5SPEN
TIMER5 clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled TIMER5 clock w hen sleep mode
1: Enabled TIMER5 clock w hen sleep mode
3
TIMER4SPEN
TIMER4 clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled TIMER4 clock w hen sleep mode
1: Enabled TIMER4 clock w hen sleep mode
2
TIMER3SPEN
TIMER3 clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled TIMER3 clock w hen sleep mode
1: Enabled TIMER3 clock w hen sleep mode
1
TIMER2SPEN
TIMER2 clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled TIMER2 clock w hen sleep mode
1: Enabled TIMER2 clock w hen sleep mode
0
TIMER1SPEN
TIMER1 clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled TIMER1 clock w hen sleep mode
1: Enabled TIMER1 clock w hen sleep mode
6.5.19.
APB2 sleep mode enable register (RCU_APB2SPEN)
Address offset: 0x64
Reset value: 0xC006 5911
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RFSPEN
HPDFDS
PEN
Reserved
TIMER16
SPEN
TIMER15
SPEN
Reserved
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SYSCFG
SPEN
Reserved
SPI0SPE
N
SDIOSPE
N
Reserved
ADC0SP
EN
Reserved
USART2
SPEN
Reserved
TIMER0S
PEN
rw
rw
rw
rw
rw
rw