GD32W51x User Manual
900
25.7.
Register definition
DCI secure access base address: 0x5C05 0000
DCI non-secure access base address: 0x4C05 0000
25.7.1.
Control register (DCI_CTL)
Address offset: 0x00
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved DCIEN
Reserved
DCIF[1:0]
FR[1:0]
VPS
HPS
CKS
ESM
JM
WDEN
SNAP
CAP
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:15
Reserved
Must be kept at reset value.
14
DCIEN
DCI Enable
0: DCI is disabled
1: DCI is enabled
13:12
Reserved
Must be kept at reset value
11:10
DCIF[1:0]
Digital Camera Interface Format
00: 8-bit data on every pixel clock
01: 10-bit data on every pixel clock
10: 12-bit data on every pixel clock
11: 14-bit data on every pixel clock
9:8
FR[1:0]
Frame Rate
FR defines the frame capture rate in continuous capture mode
00: Capture All frames
01: Capture one in 2 frames
10: Capture one in 4 frames
11: reserved
7
VPS
Vertical Polarity Selection
0: Low level during blanking period
1: High level during blanking period
6
HPS
Horizontal Polarity Selection
0: Low level during blanking period