GD32W51x User Manual
844
Set by the application to reset AHB clock domain circuit.
Hardw are automatically clears this bit after the reset process completes. After
setting this bit, application should w ait until this bit is cleared before any other
operation on USBFS.
Note: Accessible in both device and host modes.
0
CSRST
Core soft reset
Resets the AHB and USB clock domains circuits, as w ell as most of the registers.
Global interrupt flag register (USBFS_GINTF)
Address offset: 0x0014
Reset value: 0x0400 0021
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
W
K
U
P
IF
S
E
S
IF
D
IS
C
IF
ID
P
S
C
R
e
se
rve
d
.
P
T
X
F
E
IF
H
C
IF
H
P
IF
R
e
se
rve
d
P
X
N
C
IF
/
IS
O
O
N
C
IF
IS
O
IN
C
IF
O
E
P
IF
IE
P
IF
R
e
se
rve
d
rc_w1
rc_w1
rc_w1
rc_w1
r
r
r
rc_w1
rc_w1
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
E
O
P
F
IF
IS
O
O
P
D
IF
E
N
U
M
F
R
S
T
SP
ESP
R
e
se
rve
d
G
O
N
A
K
G
N
P
IN
A
K
N
P
T
X
F
E
IF
R
X
F
N
E
IF
S
O
F
O
T
G
IF
M
F
IF
C
O
P
M
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
r
r
r
r
rc_w1
r
rc_w1
r
Bits
Fields
Descriptions
31
WKUPIF
Wakeup interrupt flag
This interrupt is triggered w hen a resume signal (in device mode) or a remote
w akeup signal (in host mode) is detected on the USB.
Note: Accessible in both device and host modes.
30
SESIF
Session interrupt flag
This interrupt is triggered w hen a SRP is detected (in A-Device mode) or V
BUS
becomes valid for a B- Device (in B-Device mode).
Note: Accessible in both device and host modes.
29
DISCIF
Disconnect interrupt flag
This interrupt is triggered after a device disconnection.
Note: Only accessible in host mode.
28
IDPSC
ID pin status change
Set by the core w hen ID status changes.