GD32W51x User Manual
291
1: Eisable SRAM3 illegal access interrupt
9
TZBMPC2_REGIE
TZBMPC2 REG illegal access interrupt enable bit
This bit is set and cleared by softw are.
0: Disable TZBMPC2 REG illegal access interrupt
1: Eisable TZBMPC2 REG illegal access interrupt
8
SRAM2IE
SRAM2 illegal access interrupt enable bit
This bit is set and cleared by softw are.
0: Disable SRAM2 illegal access interrupt
1: Eisable SRAM2 illegal access interrupt
7
TZBMPC1_REGIE
TZBMPC1 REG illegal access interrupt enable bit
This bit is set and cleared by softw are.
0: Disable TZBMPC1 REG illegal access interrupt
1: Eisable TZBMPC1 REG illegal access interrupt
6
SRAM1IE
SRAM1 illegal access interrupt enable bit
This bit is set and cleared by softw are.
0: Disable SRAM1 illegal access interrupt
1: Eisable SRAM1 illegal access interrupt
5
TZBMPC0_REGIE
TZBMPC0 REG illegal access interrupt enable bit
This bit is set and cleared by softw are.
0: Disable TZBMPC0 REG illegal access interrupt
1: Eisable TZBMPC0 REG illegal access interrupt
4
SRAM0IE
SRAM0 illegal access interrupt enable bit
This bit is set and cleared by softw are.
0: Disable SRAM0 illegal access interrupt
1: Eisable SRAM0 illegal access interrupt
3:2
Reserved
Must be kept at reset value.
1
TZIACIE
TZIAC illegal access interrupt enable bit
This bit is set and cleared by softw are.
0: Disable TZIAC illegal access interrupt
1: Eisable TZIAC illegal access interrupt
0
TZSPCIE
TZSPC illegal access interrupt enable bit
This bit is set and cleared by softw are.
0: Disable TZSPC illegal access interrupt
1: Eisable TZSPC illegal access interrupt
9.9.4.
TZIAC status register 0 (TZPCU_TZIAC_STAT0)
Address offset: 0x010
Reset value: 0x0000 0000