GD32W51x User Manual
203
]
Set and reset by softw are to control the HPDF AUDIO clock source.
00: PLLI2S output clock selected as HPDF AUDIO source clock
01: External I2S_CKIN PIN selected as HPDF AUDIO source clock
10: PLL division selected as HPDF AUDIO source clock
11: IRC16M selected as HPDF AUDIO source clock
13:12
I2SSEL[1:0]
I2S Clock Source Selection
Set and reset by softw are to control the I2S clock source.
00: PLLI2S output clock selected as I2S source clock
01: External I2S_CKIN PIN selected as I2S source clock
10: PLL division selected as I2S source clock
11:Reserved
11
HPDFSEL
HPDF clock Source Selection
Set and reset by softw are to control the HPDF clock source.
0: PCLK2 Clock selected as HPDF source clock
1: System Clock selected as HPDF source clock
10:6
Reserved
Must be kept at reset value.
5:1
USBFSDIV[4:0]
USBFS clock divider factor
Division the PLL or PLLDIG clock for USBFS clock, according to USBFSSEL bit.
00000: USBFSDIV input source clock divided by 1
00001: USBFSDIV input source clock divided by 2
…
11111: USBFSDIV input source clock divided by 32
0
USBFSSEL
USBFS clock selection
Set and reset by softw are. This bit used to generate USBFS clock w hich select PLL
or PLLDIG clock.
0: PLL clock select as USBFS source clock
1: PLLDIG clock select as USBFS source clock
6.5.26.
Secure protection configuration register (RCU_SECP_CFG)
Address offset: 0xC0
Reset value: 0x0000 0000
When TZEN = 1, this register provides a write access security configuration, which can be
Table 6-4. RCU secure protection configuration summary
.
When TZEN = 0,
this register is RAZ/WI.
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved