GD32W51x User Manual
743
0: Interrupt disable
1: Interrupt enabled
8
FTIE
FIFO threshold interrupt enable
This bit enables the fifo threshold interrupt.
0: Interrupt disable
1: Interrupt enabled
7
TCIE
Transfer complete interrupt enable
This bit enables the transfer complete interrupt.
0: Interrupt disable
1: Interrupt enabled
6
TERRIE
Transfer error interrupt enable
This bit enables the transfer error interrupt.
0: Interrupt disable
1: Interrupt enabled
5
WS
Wrong start sequence flag
This bit is set w hen a w rong secure start sequence is detected .This bit is cleared
by w riting 1 to WSC.
4
TMOUT
Timeout flag
This bit is set w hen timeout occurs. It is cleared by w riting 1 to TMOUTC.
3
SM
Status match flag
This bit is set in status polling mode w hen the unmasked received data matches the
expected value. It is cleared by w riting 1 to SMC.
2
FT
FIFO threshold flag
In indirect mode, this bit is set w hen the FIFO threshold has been reached, or if the
FIFO is not empty after the last read operation from the Flash memory.
In automatic polling mode this bit is set every time the status register is read from
the flash, and it is cleared once the QSPI_DA TA is read.
1
TC
Transfer complete flag
This bit is set in indirect mode w hen the programmed number of data has been
transmitted or in any mode w hen abort operation is completed. It is cleared by
w riting 1 to TCC.
0
TERR
Transfer error flag
This bit is set w hen an invalid address is being accessed in indirect mode. It is
cleared by w riting 1 to TERRC.
22.11.11.
Secure Status clear register (QSPI_STATC_SEC)
Address offset: 0x10C
Reset value: 0x0000 0000