GD32W51x User Manual
436
31:28
Reserved
Must be kept at reset value.
27:24
MSKSSC[3:0]
Mask control bit of SSC
0x0: Mask alarm sub second setting. The alarm asserts at every second time point
if all the rest alarm fields are matched.
0x1: SSC[0] is to be compared and all others are ignored
0x2: SSC[1:0] is to be compared and all others are ignored
0x3: SSC[2:0] is to be compared and all others are ignored
0x4: SSC[3:0] is to be compared and all others are ignored
0x5: SSC[4:0] is to be compared and all others are ignored
0x6: SSC[5:0] is to be compared and all others are ignored
0x7: SSC[6:0] is to be compared and all others are ignored
0x8: SSC[7:0] is to be compared and all others are ignored
0x9: SSC[8:0] is to be compared and all others are ignored
0xA: SSC[9:0] is to be compared and all others are ignored
0xB: SSC[10:0] is to be compared and all others are ignored
0xC: SSC[11:0] is to be compared and all others are ignored
0xD: SSC[12:0] is to be compared and all others are ignored
0xE: SSC[13:0] is to be compared and all others are ignored
0xF: SSC[14:0] is to be compared and all others are ignored
Note: The bit 15 of synchronous counter ( SSC[15] in RTC_SS) is never compared.
23:15
Reserved
Must be kept at reset value.
14:0
SSC[14:0]
Alarm sub second value
This value is the alarm sub second value w hich is to be compared w ith synchronous
prescaler counter SSC. Bit number is controlled by MSKSSC bits.
16.4.19.
Alarm 1 sub second register (RTC_ALRM1SS)
Address offset: 0x48
Backup domain reset: 0x0000 0000
System reset: no effect
This register is write protected and can only be wrote when ALRM1EN=0 or INITM=1
This register can be write-protected to prevent
non-secure access or non-privileged access
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
MSKSSC[3:0]
Reserved
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SSC[14:0]
rw
Bits
Fields
Descriptions