GD32W51x User Manual
1024
conversion is launched in HPDF_FLT0
If RCSYN=1 in HPDF_FLT0CTL0 register, the regular conversion channel w ill be
Launched synchronously w hich selected in HPDF_FLTy CTL0.
This bit can be configured only w hen FLTEN=0.
18
RCCM
Regular conversions continuous mode
0: The regular channel is converted just once for each conversion request
1: The regular channel is converted repeatedly after each conversion request
Writing "0" to this bit w ill immediately stop continuous mode during a continuous
regular conversion.
17
SRCS
Start regular channel conversion by softw are
0: No effect
1: Make a request to start regular channel conversion
If RCPF=1, invalid w rite to SRCS, and if RCSYN=1, w rite
‘1’ to SRCS, launch a
regular conversion synchronously.
This bit is alw ays read as ‘0’.
16:15
Reserved
Must be kept at reset value.
14:13
ICTEEN[1:0]
Inserted conversions trigger edge enable
00: Disable trigger detection
01: Each rising edge on the trigger signal makes a request to start an inserted
conversion
10: Each falling edge on the trigger signal makes a request to start an inserted
conversion
11: The edge (rising edges and falling edges) on the trigger signal make requests
to start inserted conversions
This bit can be configured only w hen FLTEN=0.
12:8
ICTSSEL[4:0]
Inserted conversions trigger signal selection
0x0~0x1F: The value indicates that different trigger signals are selected to start the
conversion
0x00: HPDF_ITRG0 (TIM1_TRGO) is selected to start inserted conversion
0x01: HPDF_ITRG1 (TIM2_TRGO) is selected to start inserted conversion
0x02: HPDF_ITRG2 (TIM3_TRGO) is selected to start inserted conversion
0x03: HPDF_ITRG3 (TIM4_TRGO) is selected to start ins erted conversion
0x04~0x17: Reserved
0x18: HPDF_ITRG24 (EXTI11) is selected to start inserted conversion
0x19: HPDF_ITRG25 (EXTI15) is selected to start inserted conversion
0x1A: HPDF_ITRG25 (TIM5_TRGO) is selected to start inserted conversion
0x1B~0x1F: Reserved
The maximum delay from the generation of trigger signal to the start of synchronous
trigger is 1 f
HPDFCLK
clock cycle, and the delay of asynchronous trigger is 2-3 f
HPDFCLK
clock cycles.
This bit can be configured only w hen FLTEN=0.