GD32W51x User Manual
540
When channel 0 is configured in output mode, this bit spec ifies the output signal
polarity.
0: Channel 0 active high
1: Channel 0 active low
When channel 0 is configured in input mode, this bit specifies the CI0 signal polarity.
[CH0NP, CH0P] w ill select the active trigger or capture polarity for CI0FE0 or
CI1FE0.
[CH0NP==0, CH0P==0]: CIxFE0’s rising edge is the active signal for capture or
trigger operation in slave mode. And CIxFE0 w ill not be inverted.
[CH0NP==0, CH0P==1]: CIxFE0’s falling edge is the active signal for capture or
trigger operation in slave mode. And CIxFE0 w ill be inverted.
[CH0NP==1, CH0P==0]: Reserved.
[CH0NP==1, CH0P==1]: CIxFE0’s falling and rising edge are both the active signal
for capture or trigger operation in slave mode. And CIxFE0 w ill be not inverted.
0
CH0EN
Channel 0 capture/compare function enable
When channel 0 is configured in output mode, setting this bit enables CH0_O signal
in active state. When channel 0 is configured in input mode, setting this bit enables
the capture event in channel0.
0: Channel 0 disabled
1: Channel 0 enabled
Counter register (TIMERx_CNT) (x=1,2)
Address offset: 0x24
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
CNT[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CNT[15:0]
rw
Bits
Fields
Descriptions
31:0
CNT[31:0]
This bit-filed indicates the current counter value. Writing to this bit-filed can change
the value of the counter.
Counter register (TIMERx_CNT) (x=3,4)
Address offset: 0x24
Reset value: 0x0000 0000