GD32W51x User Manual
173
0: No LXTAL stabilization interrupt generated
1: LXTAL stabilization interrupt generated
0
IRC32KSTBIF
IRC32K stabilization interrupt flag
Set by hardw are w hen the Internal 32kHz RC oscillator clock is stable and the
IRC32KSTBIE bit is set.
Reset w hen setting the IRC32KSTBIC bit by softw are.
0: No IRC32K stabilization clock ready interrupt generated
1: IRC32K stabilization interrupt generated
6.5.5.
AHB1 reset register (RCU_AHB1RST)
Address offset: 0x10
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
USBFSR
ST
Reserved
DMA1RS
T
DMA0RS
T
Reserved
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
WIFIRST CRCRST
Reserved
TSIRST
TZGPCR
ST
Reserved
PCRST
PBRST
PARST
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value
29
USBFSRST
USBFS reset
This bit is set and reset by softw are.
0: No reset
1: Reset the USBFS
28:23
Reserved
Must be kept at reset value
22
DMA1RST
DMA1 reset
This bit is set and reset by softw are.
0: No reset
1: Reset the DMA1
21
DMA0RST
DMA0 reset
This bit is set and reset by softw are.
0: No reset
1: Reset the DMA0
20:14
Reserved
Must be kept at reset value